中山大学软件学院 2008级软件工程专业(2009-2)

## 《计算机原理与接口技术》期末试题试卷(A)

(考试形式: 闭卷 考试时间:2小时)



# 《中山大学授予学士学位工作细则》第六条

## 考试作弊不授予学士学位

| 方向  | ]:                                                                                                                                       |
|-----|------------------------------------------------------------------------------------------------------------------------------------------|
| 注意  | <ul><li>舒案一定要写在答题纸上,写在本试卷中不给分。本试卷要和答卷一起交回。</li></ul>                                                                                     |
| Par | t I Fill in blanks (20 points)                                                                                                           |
| 1、  | (4 points) The 8086 is a microprocessor with a bit data internally and _                                                                 |
|     | bit externally. 8088 has an data bit data internally and a bit data                                                                      |
|     | externally.                                                                                                                              |
| 2、  | (5 point) Assume BX=7830H and CF=1, after the execution of "ADC BX, 87CFH",                                                              |
|     | then BX=, CF=, OF=, SF=                                                                                                                  |
| 3、  | (1 point) Assume SP=2000H, find the stack pointer after the execution of "PUSFAX". SP=                                                   |
| 4、  | (2 points) If 8259 is used with an 8088 CPU, the ICW2 is 70H, the interrupt of IR6 isH, the interrupt vector table location for IR6 isH. |
| 5、  | (2 points) The last instruction in the ISR is, whereas the last instruction in a subroutine is                                           |
| 6,  | (2 points) There are three kinds of methods on which CPU accesses I/O,they are querry, and .                                             |

| 7、(3 points) In         | the execution of "OUT DX, AL" instruction, $M/\overline{IO}$ is,               |
|-------------------------|--------------------------------------------------------------------------------|
| <i>RD</i> is            | $\overline{WR}$ is $\overline{W}$ .                                            |
| 8、(1 points) IN         | NTR is an active-high level-triggered input signal, receive the                |
| Part II Ans             | swer the following questions. (15 points)                                      |
| 1、(7 points<br>[DI]"ins | )What, if anything, is wrong with "MOV AL, [BX] [SI]" and "MOV [BX], truction? |
| 2、(8 points carry fla   | Reset the carry flag in three or more modes, state the purpose of the          |
| Part III Choo           | ose the best answer from the choices. (20分)                                    |
| 1、(2 point)             | The purpose of SP is ( )                                                       |
| A. Saving               | the location of the next instruction.                                          |
| B. Saving               | the memory address which CPU will access.                                      |
| C. points               | at the current memory location used for the top of the stack.                  |
| D. points               | at the current memory location used for the bottom of the stack.               |
| 2、(2points)             | If the physical address is 25680H, the incorrect logic address is ( ).         |
| A. 5680H:2              | 2000H B. 2568H: 0000H                                                          |
| C. 2560H:0              | DO80H D. 2500H: 0680H                                                          |
| 3、 (2 point             | ts) When $\overline{BHE}$ = 1, and AO=0 in 8086, then ( ) .                    |
| A. transfe              | er 8 bits information in even address.                                         |
| B. transfe              | er 16 bits information in even address.                                        |
| C. transfe              | er 8 bits information in odd address.                                          |

| D. transfer 16 bits information in odd address.                              |
|------------------------------------------------------------------------------|
| 4、(2 points) Which one is wrong?                                             |
| A. IN AL, DX B. IN DX, AX                                                    |
| C. IN AX, DX D. OUT DX, AL                                                   |
| 5、(2 points)In instruction "MOV CX, 1245H", where is the location for source |
| operand?                                                                     |
| A. DS: 1245H B. In the instruction                                           |
| C. In register D. None of the above                                          |
|                                                                              |
| 6、(2 points)The "OUT" instruction means ( ).                                 |
| A. I/O write operation B. I/O read operation                                 |
| C. Memory write operation D. Memory read operation                           |
|                                                                              |
| 7、(2 points) The CPU finishes the present ( ) before it responds with HLDA.  |
| A. procedure B. instruction                                                  |
| C. clock period D. bus cycle                                                 |
| 8、(2 points) NMI can not be invoked by ( )                                   |
| A. 8087 interrupt request B. I/O channel check                               |
| C. RAM parity check D. real-time clock                                       |
| 9、(2 points) DA1 DB 4 DUP (0, 3 DUP((1,0)), the size of DA1 is ( ).          |
| A. 4 B. 8 C. 16 D. 28                                                        |
| A. 4 B. 0 0. 10 B. 20                                                        |
| 10、(2 points) Which one is incorrect?                                        |
| A. 8237 can be in control status, can provide MEMR/MEMW, IOW/IOR signals.    |
| B. 8237 needs 16 port addresses provided by A0~A3                            |
| C. 8237can be used in cascaded mode                                          |

D. Data transferring between I/O and 8088 register can be realized in 8237 control status.

Part IV Write a program to reset the TF, D8 is TF in 16 bits flag register. (7 points)

Part V Write a program that finds the number of ones in a 16-bit word. (8 points)

Part VI Show the circuit connection to the PC bus for the "MOV DX, 309H" and "OUT DX, AL" instructions. Use simple logic gates 74LS373. (10points)

Part VII Draw a block diagram for the 8088 minimum mode connection to the 74LS373, 74LS138 and memories shown in the figure. The starting address of the memory is 86000H, the size of memory is 16KB.  $(10\,\%)$ 



Part VIII The following figure shows an interfacing circuit, PA is configured as output to lighten the two LEDs in turn, each LED will be turned on 5ms. PB is configured as input to receive the control signal and clock from 8253. When the switch is on, the procedure will exit. The 8253 chip controls the display time.

Find the port address of 8255 and 8237 chips.

Write a program to complete the function.

(10points)



## Appendix

#### 8255 control word



Figure 11-12. 8255 Control Word Format (I/O Mode) (Reprinted by permission of Intel Corporation, Copyright Intel, 1983)

#### 825 3control word



Figure 13-2. 8253/54 Control Word Format (Reprinted by permission of Intel Corporation, Copyright Intel Corp. 1983)



Figure 11-1. 74LS373 D Latch (Reprinted by permission of Texas Instruments, Copyright Texas Instruments, 1988)

#### 74LS138



Figure 11-8. 74LS138 Decoder (Reprinted by permission of Texas Instruments, Copyright Texas Instruments, 1988)

#### 8259 control word

#### OCW2



#### OCW3



#### ICW1

