#### CMPE-630 Digital IC Design Laboratory Exercise 7

Autolayout Design Techniques (HDL-Layout)

Brandon Key Performed: 6 Nov 2019 Submitted: 13 Nov 2019

Instructor: Dr. Amlan Ganguly
TAs: Abhishek Vashist
Andrew Fountain
Piers Kwan

By submitting this report, you attest that you neither have given nor have received any assistance (including writing, collecting data, plotting figures, tables or graphs, or using previous student reports as a reference), and you further acknowledge that giving or receiving such assistance will result in a failing grade for this course.

| Your Signature: |  |
|-----------------|--|
|                 |  |

# 1 Abstract

# 2 Design Methodology and Theory

### 2.1 1-Bit ALU

The 1 Bit ALU designed in this exercise was created from behavioral VHDL (see Listing



Figure 1: 1 Bit ALU Schematic

### 2.2 n-Bit ALU

Structural







Figure 4: 16 Bit ALU Schematic Page 3

# 3 Results and Analysis

#### 3.1 Functional Simulation

#### 3.1.1 1 Bit ALU



Figure 5: Functional Simulation of 1-bit ALU

#### 3.1.2 16 Bit ALU



Figure 6: Functional Simulation of 16-bit ALU: OR



Figure 7: Functional Simulation of 16-bit ALU: AND



Figure 8: Functional Simulation of 16-bit ALU: Addition



Figure 9: Functional Simulation of 16-bit ALU: Addition with carry



Figure 10: Functional Simulation of 16-bit ALU: Subtraction

| :alu_tb:Control      | 11                | 10     |        |       |        |     | 11    |        |       |        |     |      |        |     |        |     |       |        |      |        |     |       |        |       |        |   |
|----------------------|-------------------|--------|--------|-------|--------|-----|-------|--------|-------|--------|-----|------|--------|-----|--------|-----|-------|--------|------|--------|-----|-------|--------|-------|--------|---|
| 🗖 🧇 :alu_tb:A        | 0000000000000000  | 11111  | 111111 | 11111 |        |     | 00000 | 000000 | 00000 | i      |     |      |        |     |        |     |       |        |      |        |     | 00000 | 000000 | 00001 |        |   |
| ☐ ♦ :alu_tb:B        | 00000000000000010 | 100000 | 000000 | )00   |        | 000 | 00000 |        | (00   | 000000 | 000 | 0000 | 000000 | )00 | 000000 | 000 | 00000 | 000000 | (000 | 000000 | 000 | 00000 | 000000 | )000  | 000000 | 0 |
| :alu_tb:nBitOut      | 1111111111111111  | 100000 | 000000 | )00   | 000000 | 000 | 00000 | 000000 | (11   | 111111 | 111 | 1111 | 111111 | )11 | 11111  | 111 | 11111 | 111111 | (11  | 111111 | 111 | 00000 | 000000 | )000  | 000000 | 0 |
| * :alu_tb:CB         | 1                 |        |        |       |        |     |       |        | ш     |        |     |      |        |     |        |     |       |        |      |        |     |       |        |       |        | _ |
| :alu_tb:AND_Code     | 00                | 00     |        |       |        |     |       |        |       |        |     |      |        |     |        |     |       |        |      |        |     |       |        |       |        | = |
| :alu_tb:OR_Code      | 01                | D1     |        |       |        |     |       |        |       |        |     |      |        |     |        |     |       |        |      |        |     |       |        |       |        |   |
| :alu_tb:ADD_Code     | 10                | 10     |        |       |        |     |       |        |       |        |     |      |        |     |        |     |       |        |      |        |     |       |        |       |        |   |
| 🗖 🧇 :alu_tb:SUB_Code | 11                | 11     |        |       |        |     |       |        |       |        |     |      |        |     |        |     |       |        |      |        |     |       |        |       |        |   |

Figure 11: Functional Simulation of 16-bit ALU: Subtraction with negative result

## 3.2 Layout

### 3.2.1 1 Bit ALU



Figure 12: 1 Bit ALU Layout

### 3.2.2 16 Bit ALU

Area 0.7

Power Routing

- Varying levels of routing completion time
- Slight preference for jogs over via to fill the area.
- Rip
- Under rip options:

Rips Most Aggressive Automatic Rip Passes Reroute

## • Under Advanced:

Allow all directions for stubs Via Options ¿ Use via generator



Figure 13: 16 Bit ALU Layout

# 3.3 Timing

#### 3.3.1 1 Bit ALU

It was found that subtraction was by far the slowest operation, with the timing difference visible in the waveforms.



Figure 14: 1 Bit ALU Worst Case Timing Simulation

#### 3.3.2 16 Bit ALU

Table 1: 16-Bit ALU Worst Case Rise Time

| Input  | Output | Rise Time (ps) |    |              |    |               |
|--------|--------|----------------|----|--------------|----|---------------|
| A      | В      | $\mathbf{Y}$   | Op | $\mathbf{Y}$ | Op | $\mathbf{CB}$ |
|        |        |                |    |              |    |               |
| 0x0000 | 0x0000 | Y[15]          | 11 | 938          | 11 | 1033.8        |
| 0xFFFF | 0xFFFF | Y[15]          | 11 | 938          | 01 | 1124.5        |
| 0xFFFF | 0x0001 | Y[15]          | 11 | 982.2        | 11 | 1044.6        |
| 0x0001 | 0xFFFF | Y[15]          | 01 | 904.63       | 00 | 1044.6        |
| 0x0000 | 0x0001 | Y[0]           | 00 | 1085.2       | 01 | 986.9         |
| 0xABCD | 0x89EF | Y[15]          | 01 | 917.9        | 11 | 951.8         |

- 3.4 Power
- 3.4.1 1 Bit ALU
- 3.4.2 16 Bit ALU
- 4 Conclusion
- 5 Appendix
- 5.1 VHDL

Listing 1: Controller\_16Bit VHDL

```
--Company
               : RIT
--Author
               : Brandon Key
--Created
               : 02/18/2018
--- Project Name : Lab 3
--File
               : Controller\_16Bit.vhd
               : Controller_16Bit
--Entity
--Architecture : behav
-- Tool Version : VHDL '93
--Description : *SPECIAL controller, DO NOT USE OUTSIDE THIS PROJECT*
               : Takes 4 bit control signal bit
               : Figues out the proper output
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.numeric_std.all;
--use\ work.\ controlcodes.\ all;
entity Controller_16Bit
    generic (n : integer := 16);
    port (
        Control: in std_logic_vector(1 downto 0);
        ADD_SUB_In : in std_logic_vector(N-1 downto 0);
                   : in std_logic_vector(N-1 downto 0);
        AND_In
                  : in std_logic_vector(N-1 downto 0);
        ADD_SUB_SEL : out std_logic;
        nBitOut : out std_logic_vector(N-1 downto 0)
        );
     Controller_16Bit;
end
architecture behav of Controller_16Bit
    constant AND_Code : std_logic_vector(1 downto 0) := "00";
    constant OR_Code : std_logic_vector(1 downto 0) := "01";
    constant ADD_Code : std_logic_vector(1 downto 0) := "10";
    constant SUB_Code : std_logic_vector(1 downto 0) := "11";
```

begin

```
--Proces to set the select signal when subtraction should occur
    ADD_SUB_SEL_proc: with Control select
        ADD\_SUB\_SEL \le '1' when SUB\_Code,
                        '0' when others;
    nBitOut_proc: with Control select
        nBitOut <= ADD_SUB_In when ADD_Code,
                    ADD_SUB_In when SUB_Code,
                    OR_In when OR_Code,
                    AND_In when AND_Code,
                    (others => '0') when others;
\mathbf{end}
    behav;
                         Listing 1: Controller_16Bit VHDL
                      Listing 2: nBitAdderSubtractor_4Bit VHDL
                : RIT
--Company
--Author
                : Brandon Key
--Created
                : 02/18/2018
--- Project Name : Lab 3
--File
               : nBitAdderSubtractor\_4Bit.vhd
--Entity
                : nBitAdderSubtractor\_4Bit
--Architecture : struct
-- Tool Version : VHDL '93
-- Description : Entity and structural description of an adder subtractor
                : SEL = 0 : A+B = Y
                : SEL = 1 : A-B = Y
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.numeric_std.all;
entity nBitAdderSubtractor_4Bit is
    generic (n : integer := 16);
    port (
        A,B : in
                   std_logic_vector(n-1 downto 0);
        SEL : in
                   std_logic;
            : out std_logic_vector(n-1 downto 0);
            : out std_logic
        CB
        );
```

nBitAdderSubtractor\_4Bit;

```
architecture struct of nBitAdderSubtractor_4Bit
    component full_adder is
         port(A,B,Cin : in std_logic;
              Sum, Cout : out std_logic
      end component full_adder;
    -- Create an array to hold all of the carries
    type carry_array is array (n-1 downto 0) of std_logic;
    signal c_array : carry_array;
    signal B_XOR_SEL : std_logic_vector((n-1) downto 0);
begin
    -- Generate the xor statements to be mapped to the full adders
    XORator: for i in 0 to n-1 generate
         B_XOR_SEL(i) \le B(i) xor SEL;
    end generate XORator;
    {\tt generate\_adders} \; : \; \textbf{for} \; \; i \; \; \textbf{in} \; \; 0 \; \; \textbf{to} \; \; n{-}1 \quad \textbf{generate}
          i_first: if i = 0 generate
              -The first adder gets SEL as the Cin
              adder : full_adder port map(
                   A \Rightarrow A(i),
                   B \implies B_XOR_SEL(i),
                   Cin \implies SEL,
                   Sum \Rightarrow Y(i),
                   Cout \Rightarrow c_array(i)
              );
         end generate i_first;
         i_{-}last : if i = (n-1) generate
              -- The last adder doesn't have a carry out
              adder : full_adder port map(
                   A \Rightarrow A(i)
                   B \Rightarrow B_XOR_SEL(i),
                   Cin \Rightarrow c_array(i-1),
                   Sum \Rightarrow Y(i),
                   Cout => c_array(i)
              );
         end generate i_last;
         --Middle adders
         i_{mid}: if (i \neq 0) and (i \neq (n-1)) generate
              adder : full_adder port map(
                   A \Rightarrow A(i),
```

```
Sum \Rightarrow Y(i),
                 Cout => c_array(i)
        end generate i_mid;
    end generate generate_adders;
    CB \le c_{array}(n-1) xor SEL;
end struct;
                      Listing 2: nBitAdderSubtractor_4Bit VHDL
                            Listing 3: FullAdder VHDL
                : RIT
--Company
                : Brandon Key
--Author
--Created
                : 02/18/2018
--- Project Name : Lab 3
--File
                : Full_-Adder.vhd
--Entity
               : Full_-Adder
--Architecture : behav
-- Tool Version : VHDL '93
-- Description : Entity and behavural description of a full adder
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity Full_Adder
                    is
    port (A,B,Cin : in
                        std_logic;
        Sum, Cout : out std_logic
         );
end Full_Adder;
architecture behav of Full_Adder
begin
    -uses select assignment to implement the truth table of a full adder
    sum_proc: with std_logic_vector '(Cin&A&B) select
        Sum \ll 0 '0 ' when "000",
```

 $B \Rightarrow B_XOR_SEL(i),$  $Cin \Rightarrow c_array(i-1),$ 

```
'1' when "001",
            '1' when "010",
            '0' when "011",
            '1' when "100".
            '0' when "101".
            '0, when "110",
            '1' when "111",
            '0' when others;
Cout_proc: with std_logic_vector '(Cin&A&B) select
    Cout <= '0' when "000",
             '0' when "001".
             '0' when "010",
             '1' when "011".
             '0' when "100".
             '1' when "101",
             '1' when "110".
             '1' when "111",
             '0' when others;
behav;
```

end

Listing 3: FullAdder VHDL

Listing 4: ALU\_16Bit\_tb VHDL

```
-- Company: RIT
-- Engineer: Brandon Key
-- Create Date:
                  17:51:58 02/28/2018
-- Design Name:
-- Module Name:
                  /home/ise/DSDII/Lab/Lab3/SourceCode/ALU\_16Bit\_tb.vhd
-- Project Name:
                  Lab3
-- Target Device:
-- Tool versions:
-- Description:
-- VHDL Test Bench Created by ISE for module: ALU_16Bit
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
-- Notes:
-- This testbench has been automatically generated using types std_logic and
-- std_logic_vector for the ports of the unit under test. Xilinx recommends
```

```
-- that these types always be used for the top-level I/O of a design in order
 -- \ to \ guarantee \ that \ the \ testbench \ will \ bind \ correctly \ to \ the \ post-implementation
-- simulation model.
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.numeric_std.ALL;
-- use work.globals.all;
-- use work.controlcodes.all;
ENTITY ALU_16Bit_tb IS
END ALU_16Bit_tb;
ARCHITECTURE behavior OF ALU_16Bit_tb IS
    constant AND_Code : std_logic_vector(1 downto 0) := "00";
    constant OR_Code : std_logic_vector(1 downto 0) := "01";
    constant ADD_Code : std_logic_vector(1 downto 0) := "10";
    constant SUB_Code : std_logic_vector(1 downto 0) := "11";
    type testRecordArray is array (natural range <>) of std_logic_vector(2 downto
    constant n:integer := 16;
    -- "Time" that will elapse between test vectors we submit to the component.
    constant TIME_DELTA: time := 50 ns;
    -- Component Declaration for the Unit Under Test (UUT)
    COMPONENT ALU_16Bit
    PORT(
         Control: IN std_logic_vector(1 downto 0);
         A : IN std_logic_vector(N-1 downto 0);
         B : IN std_logic_vector(N-1 downto 0);
         nBitOut : OUT std_logic_vector(N-1 downto 0);
         CB : OUT std_logic
        );
    END COMPONENT;
   --Inputs
   signal Control: std_logic_vector(1 downto 0) := (others => '0');
   signal A : std_logic_vector(N-1 downto 0) := (others => '0');
   signal B : std_logic_vector(N-1 downto 0) := (others => '0');
    --Outputs
   signal nBitOut : std_logic_vector(N-1 downto 0);
   signal CB : std_logic;
```

-- No clocks detected in port list. Replace <clock> below with

-- appropriate port name

#### **BEGIN**

```
- Instantiate the Unit Under Test (UUT)
uut: ALU_16Bit
PORT MAP (
       Control \Rightarrow Control,
       A \Rightarrow A
       B \Rightarrow B,
       nBitOut => nBitOut,
       CB \implies CB
     );
-- Stimulus process
stim_proc: process
   --create a function to make a vector a strung
   function vec2str(vec : std_logic_vector) return string is
     variable stmp:string(vec'left+1 downto 1);
   begin
     for i in vec 'reverse_range loop
        if vec(i) = '1' then
         stmp(i+1) := '1';
        elsif vec(i) = 'U' then
          stmp(i+1) := 'U';
       else
          stmp(i+1) := '0';
       end if;
     end loop;
     return stmp;
   end vec2str;
     procedure check_add(
          constant in1 : in natural;
          constant in 2 : in natural;
          constant res_expected : in natural;
          constant CB_expected : in std_logic) is
          variable res : natural;
          begin
         -- Assign values to circuit inputs.
         A <= std_logic_vector(to_unsigned(in1, A'length));
         B <= std_logic_vector(to_unsigned(in2, B'length));
          Control <= ADD_Code;
          wait for TIME_DELTA;
```

```
-- Check output against expected result.
    res := to_integer(unsigned(nBitOut));
    assert ((res = res_expected) and (CB = CB_expected))
    report "" & integer 'image(in1) & "+" &
           integer 'image(in2) & "=" &
           integer 'image(res_expected) & "!=" &
           integer 'image (res) &
           " . . . . . . %
           "CB_exp:_" & std_logic 'image(CB_expected) &
           "Got: _" & std_logic 'image(CB)
    severity error;
end procedure check_add;
procedure check_sub(
    constant in1 : in natural;
    constant in 2 : in natural:
    constant res_expected : in natural;
    constant CB_expected : in std_logic) is
    variable res : natural;
    begin
    - Assign values to circuit inputs.
   A <= std_logic_vector(to_unsigned(in1, A'length));
   B <= std_logic_vector(to_unsigned(in2, B'length));
    Control <= SUB_Code;
    wait for TIME_DELTA:
    -- Check output against expected result.
    res := to_integer(unsigned(nBitOut));
    assert ((res = res_expected) and (CB = CB_expected))
    report "" & integer 'image(in1) & "-" &
           integer 'image(in2) & "=" &
           integer 'image (res_expected) & "!=" &
           integer 'image (res) &
           " _ _ _ . %
           "CB_exp:_" & std_logic 'image(CB_expected) &
           "Got: _" & std_logic 'image(CB)
    severity error;
end procedure check_sub;
procedure check_or(
    constant in1 : in natural;
    constant in 2 : in natural:
    constant res_expected : in natural) is
    variable res : natural;
    begin
    -- Assign values to circuit inputs.
```

```
A <= std_logic_vector(to_unsigned(in1, A'length));
   B <= std_logic_vector(to_unsigned(in2, B'length));
    Control <= OR_Code;
    wait for TIME_DELTA;
    -- Check output against expected result.
    res := to_integer(unsigned(nBitOut));
    assert ((res = res_expected) and (CB = '0'))
    report "" & integer 'image(in1) & "+" &
           integer 'image(in2) & "=" &
           integer 'image (res_expected) & "!=" &
           integer 'image(res) &
           " . . . . . . . &
           "CB: _" & std_logic 'image(CB)
    severity error;
end procedure check_or;
procedure check_and(
    constant in1 : in natural;
    constant in2 : in natural;
    constant res_expected : in natural) is
    variable res : natural;
    begin
   -- Assign values to circuit inputs.
    A <= std_logic_vector(to_unsigned(in1, A'length));
   B <= std_logic_vector(to_unsigned(in2, B'length));
    Control <= AND_Code;
    wait for TIME_DELTA:
    -- Check output against expected result.
    res := to_integer(unsigned(nBitOut));
    report "" & integer 'image(in1) & "+" &
           integer 'image (in2) & "=" &
           integer 'image(res_expected);
    assert ((res = res_expected) and (CB = '0'))
    report "!=" &
           integer 'image(res) &
           " . . . . . . . &
           "CB: _" & std_logic 'image(CB)
    severity error;
end procedure check_and;
```

begin

```
--wait for the outputs to stabilize
  wait for 100 ns;
 --check_-add(4,5,9,0);
  --check_-add(65535, 2, 1, 1);
  --check_sub(1234, 234, 1000, 0);
  --check_-sub(1, 2, 1, 1);
  control <= OR_Code;
  A \le "01110101011110101";
  B \le "1001110100101101";
  wait for 50 ns;
  control <= AND_Code;
  wait for 50 ns;
 -- Test adder
for x in (0) to (5) loop
    for y in 5432 to 5438 loop
        \verb|control|| <= ADD\_Code;
        A \le std_logic_vector(to_unsigned(x, A'length));
        B <= std_logic_vector(to_unsigned(y, B'length));
        wait for 50 ns;
        assert (nBitOut = std_logic_vector (to_unsigned (x+y, A'length)))
        report ("Bad_Add_=_" & vec2str(nBitOut)
                & "\_expected\_=\_" & vec2str( std_logic_vector(to_unsigned(x+y, A)))
                & "A = " & vec2str(A)
                & "_B_=_" & vec2str(B)
          );
    end loop;
end loop;
for x in ((2**N)-3) to ((2**N)-1) loop
    for y in 0 to 3 loop
        control <= ADD_Code;
        A <= std_logic_vector(to_unsigned(x, A'length));
        B <= std_logic_vector(to_unsigned(y, B'length));
        wait for 50 ns;
        assert (nBitOut = std_logic_vector(to_unsigned(x+y, A'length)))
        report ("Bad_Add_=_" & vec2str(nBitOut)
                & "_expected_=_" & vec2str( std_logic_vector(to_unsigned(x+y, A
                & "_A_=_" & vec2str(A)
                & "_B_=_" & vec2str(B)
          );
```

```
end loop;
    -- Test suber
    for x in 0 to 5 loop
        for y in 0 to 5 loop
        control <= SUB_Code;
        A <= std_logic_vector(to_unsigned(x, A'length));
        B <= std_logic_vector(to_unsigned(y, B'length));
        wait for 50 ns;
        assert (nBitOut = std_logic_vector(to_signed(x-y, A'length)))
        report("Bad_Sub_=_" & vec2str(nBitOut)
            & "_expected_=_" & vec2str( std_logic_vector(to_signed(x-y, A'length))
            & "_A_=_" & vec2str(A)
            & "_B_=_" & vec2str(B)
        );
        end loop;
    end loop;
    for x in 12345 to 12350 loop
        for y in 5 to 7 loop
        control <= SUB_Code;</pre>
        A <= std_logic_vector(to_unsigned(x, A'length));
        B <= std_logic_vector(to_unsigned(y, B'length));
        wait for 50 ns;
        assert (nBitOut = std_logic_vector(to_signed(x-y, A'length)))
        report("Bad_Sub_=_" & vec2str(nBitOut)
            & "_expected_=_" & vec2str( std_logic_vector(to_signed(x-y, A'length))
            & "_A_=_" & vec2str(A)
            & "_B_=_" & vec2str(B)
        );
        end loop;
    end loop;
      wait;
   end process;
END;
                          Listing 4: ALU_16Bit_tb VHDL
```

end loop;

Listing 5: Controller\_4Bit VHDL

```
--Company
               : RIT
--Author
               : Brandon Key
--Created
               : 02/18/2018
--- Project Name : Lab 3
--File
               : Controller\_4Bit.vhd
--Entity
               : Controller_4Bit
--Architecture : behav
-- Tool Version : VHDL '93
--Description : *SPECIAL controller, DO NOT USE OUTSIDE THIS PROJECT*
               : Takes 4 bit control signal bit
               : Figues out the proper output
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.numeric_std.all;
--use\ work.controlcodes.all;
entity Controller_4Bit
    generic (n : integer := 16);
    port (
        Control: in std_logic_vector(1 downto 0);
        ADD_SUB_In : in std_logic_vector(N-1 downto 0);
                   : in std_logic_vector(N-1 downto 0);
        AND_In
                   : in std_logic_vector(N-1 downto 0);
        ADD_SUB_SEL : out std_logic;
        nBitOut : out std_logic_vector(N-1 downto 0)
        );
     Controller_4Bit;
end
architecture behav of Controller_4Bit
                                         is
    constant AND_Code : std_logic_vector(1 downto 0) := "00";
    constant OR_Code : std_logic_vector(1 downto 0) := "01";
    constant ADD_Code : std_logic_vector(1 downto 0) := "10";
    constant SUB_Code : std_logic_vector(1 downto 0) := "11";
```

begin

```
-- Proces to set the select signal when subtraction should occur
    ADD_SUB_SEL_proc: with Control select
        ADD\_SUB\_SEL \le '1' when SUB\_Code,
                        '0' when others;
    nBitOut_proc: with Control select
        nBitOut <= ADD_SUB_In when ADD_Code,
                   ADD_SUB_In when SUB_Code,
                   OR_In when OR_Code,
                   AND_In when AND_Code,
                    (others => '0') when others;
end behav;
                         Listing 5: Controller_4Bit VHDL
                          Listing 6: nBitOR_4Bit VHDL
               : RIT
--Company
--Author
               : Brandon Key
--Created
               : 1/22/2018
--- Project Name : Lab 1
--File
           : nBitOR_{-}4Bit.vhd
--Entity
           : nBitOR\_4Bit
--Architecture : Dataflow
-- Tool Version : VHDL '93
-- Description : Entity and structural description of an OR gate
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity nBitOR_4Bit is
    generic (n : integer := 16);
    port(A,B : in std_logic_vector(n-1 downto 0);
        Y: out std_logic_vector(n-1 downto 0)
        );
end nBitOR_4Bit;
architecture Dataflow of nBitOR_4Bit
    begin
    Y \le A \text{ or } B; -- bitwise or
end Dataflow;
                          Listing 6: nBitOR_4Bit VHDL
```

#### Listing 7: ALU\_4Bit VHDL

```
--Company
               : RIT
--Author
               : Brandon Key
--Created
               : 02/18/2018
--- Project Name : Lab 3
               : ALU_{-4}Bit.vhd
--File
           : ALU_{-4}Bit
--Entity
--Architecture : struct
-- Tool Version : VHDL '93
--Description : ALU_4Bit
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
package globals is
    constant N : integer := 16;
end globals;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
package controlcodes is
    constant AND_Code : std_logic_vector(1 downto 0) := "00";
    constant OR_Code : std_logic_vector(1 downto 0) := "01";
    constant ADD_Code : std_logic_vector(1 downto 0) := "10";
    constant SUB_Code : std_logic_vector(1 downto 0) := "11";
end controlcodes;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.numeric_std.all;
use work.controlcodes.all;
use work.globals.all;
entity ALU_4Bit
    port (
        Control: in std_logic_vector(1 downto 0);
              : in std_logic_vector(N-1 downto 0);
        nBitOut : out std_logic_vector(N-1 downto 0);
                : out std_logic
        CB
```

```
);
     ALU_4Bit;
\mathbf{end}
architecture struct of ALU_4Bit
    --constant N : integer := 4;
    signal ADD_SUB_Out : std_logic_vector(N-1 downto 0);
    signal OR_Out
                          : std_logic_vector(N-1 downto 0);
                          : std_logic_vector(N-1 downto 0);
    signal AND_Out
    signal ADD_SUB_SEL : std_logic;
begin
    nBitAdderSubtractor_4Bit : entity work.nBitAdderSubtractor_4Bit
         generic map (N => N)
         port map (A => A, B => B, SEL => ADD_SUB_SEL, Y => ADD_SUB_Out, CB => CB)
    nBitOR_4Bit : entity work.nBitOR_4Bit
         generic map (N \Rightarrow N)
         port map (A \Rightarrow A, B \Rightarrow B, Y \Rightarrow OR_Out);
    nBitAND_4Bit : entity work.nBitAND_4Bit
         generic map (N \Rightarrow N)
         port map (A \Rightarrow A, B \Rightarrow B, Y \Rightarrow AND_Out);
     Controller_4Bit : entity work.Controller_4Bit
         generic map (N \Rightarrow N)
         port map(
         Control
                       => Control,
         ADD\_SUB\_In \Rightarrow ADD\_SUB\_Out,
         OR_In
                       \Rightarrow OR_Out,
                       \Rightarrow AND_Out,
         AND_In
         ADD\_SUB\_SEL \Rightarrow ADD\_SUB\_SEL,
         nBitOut
                       => nBitOut
         );
end
     struct;
                               Listing 7: ALU_4Bit VHDL
                             Listing 8: nBitAND_4Bit VHDL
```

--Company : RIT

```
: Brandon Key
--Author
--Created
              : 1/22/2018
--- Project Name: Lab 1
--File
             : nBitAND_{-}4Bit.vhd
--Entity
          : nBitAND\_4Bit
--Architecture: Dataflow
-- Tool Version : VHDL '93
-- Description : Entity and structural description of an AND gate
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity nBitAND_4Bit is
    generic (n : integer := 16);
    port(A,B : in std_logic_vector(n-1 downto 0);
        Y: out std_logic_vector(n-1 downto 0)
        );
end nBitAND_4Bit;
architecture Dataflow of nBitAND_4Bit
    begin
   Y \le A AND B; -- bitwise or
end Dataflow;
                         Listing 8: nBitAND_4Bit VHDL
                         Listing 9: ALU_1Bit_tb VHDL
-- Company: RIT
-- Engineer: Brandon Key
-- Create Date: 17:51:58 02/28/2018
-- Design Name:
-- Module Name: /home/ise/DSDII/Lab/Lab3/SourceCode/ALU_1Bit_tb.vhd
-- Project Name: Lab3
-- Target Device:
-- Tool versions:
-- Description:
-- VHDL Test Bench Created by ISE for module: ALU_1Bit
-- Dependencies:
-- Revision:
```

```
-- Revision 0.01 - File Created
- Additional Comments:
-- Notes:
-- This testbench has been automatically generated using types std_logic and
-- std_logic_vector for the ports of the unit under test. Xilinx recommends
-- that these types always be used for the top-level I/O of a design in order
-\!-\! to guarantee that the testbench will bind correctly to the post-implementation
-- simulation model.
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.numeric_std.ALL;
--use\ work.\ globals.\ all;
-- use work.controlcodes.all;
ENTITY ALU_1Bit_tb IS
END ALU_1Bit_tb;
ARCHITECTURE behavior OF ALU_1Bit_tb IS
    CONSTANT AND Code : std_logic_vector(1 DOWNIO 0) := "00";
    CONSTANT OR_Code : std_logic_vector(1 DOWNIO 0) := "01";
   CONSTANT SUB_Code : std_logic_vector(1 DOWNIO 0) := "11";
    TYPE testRecordArray IS ARRAY (NATURAL RANGE <>) OF std_logic_vector(2 DOWNIO
    CONSTANT TIME DELTA: TIME := 50 \text{ ns};
    -- Component Declaration for the Unit Under Test (UUT)
   COMPONENT ALU_1Bit
       PORT (
            Control: IN std_logic_vector(1 DOWNIO 0);
            A : IN std_logic;
            B : IN std_logic;
            Y : OUT std_logic;
            CB : OUT std_logic
        );
    END COMPONENT:
    --Inputs
    SIGNAL Control: std_logic_vector(1 DOWNIO 0) := (OTHERS <math>\Rightarrow '0');
    SIGNAL A : std_logic := '0';
    SIGNAL B : std_logic := '0';
    --Outputs
    SIGNAL Y : std_logic;
    SIGNAL CB : std_logic;
BEGIN
    -- Instantiate the Unit Under Test (UUT)
```

```
uut : ALU_1Bit
PORT MAP(
     Control => Control,
    A \Rightarrow A
    B \Rightarrow B,
    Y \Rightarrow Y,
    CB \implies CB
);
-- Stimulus process
stim_proc : PROCESS
    --create a function to make a vector a strung
    FUNCTION vec2str(vec : std_logic_vector) RETURN STRING IS
    VARIABLE stmp : STRING(vec 'LEFT + 1 DOWNIO 1);
BEGIN
    FOR i IN vec'reverse_range LOOP
         IF \operatorname{vec}(i) = '1' THEN
             stmp(i + 1) := '1';
         ELSIF vec(i) = 'U' THEN
             stmp(i + 1) := 'U';
         ELSE
             stmp(i + 1) := '0';
        END IF;
    END LOOP; RETURN stmp;
END vec2str;
BEGIN
     --wait\ for\ the\ outputs\ to\ stabilize
    WAIT FOR 100 ns;
     control <= OR_Code;</pre>
    A \le '0';
    B \le 0;
    WAIT FOR 50 ns;
    A \le '0';
    B \le '1';
    WAIT FOR 50 ns;
    A \le '1';
    B \le 0;
    WAIT FOR 50 ns;
    A <= '1';
    B \le '1';
    WAIT FOR 50 ns;
    control <= AND_Code;
    A \le '0';
    B \le '0';
    WAIT FOR 50 ns;
    A \le '0';
```

```
B \le '1';
        WAIT FOR 50 ns;
        A <= '1';
        B \le 0;
        WAIT FOR 50 ns;
        A <= \ '1';
        B \le '1';
        WAIT FOR 50 ns;
        control <= ADD_Code;
        A \le '0';
        B \le 0;
        WAIT FOR 50 ns;
        A \le '0';
        B \le '1';
        WAIT FOR 50 ns;
        A <= '1';
        B \le '0';
        WAIT FOR 50 ns;
        A <= '1';
        B \le '1';
        WAIT FOR 50 ns;
        control <= SUB_Code;
        A \le '0';
        B \le 0;
        WAIT FOR 50 ns;
        A \le '0';
        B \le '1';
        WAIT FOR 50 ns;
        A <= '1';
        B \le 0;
        WAIT FOR 50 ns;
        A <= '1';
        B \le '1';
        WAIT FOR 50 ns;
        WAIT;
    END PROCESS;
                           Listing 9: ALU_1Bit_tb VHDL
                            Listing 10: ALU_1Bit VHDL
                : RIT
--Company
```

END;

--Author

: Brandon Key

28

```
: 02/18/2018
--Created
--- Project Name : Lab 3
--File
               : ALU. vhd
--Entity
              : ALU
--Architecture : struct
-- Tool Version : VHDL '93
--Description
              : ALU
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
package controlcodes is
    constant AND_Code : std_logic_vector(1 downto 0) := "00";
    constant OR_Code : std_logic_vector(1 downto 0) := "01";
    constant ADD_Code : std_logic_vector(1 downto 0) := "10";
    constant SUB_Code : std_logic_vector(1 downto 0) := "11";
end controlcodes;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.numeric_std.all;
use work.controlcodes.all;
entity
       \mathrm{ALU}_{-1}\mathrm{Bit}
    port (
        Control: in std_logic_vector(1 downto 0);
                : in std_logic;
        A,B
        Y
                 : out std_logic;
        CB
                 : out std_logic
        );
    ALU_1Bit;
\mathbf{end}
architecture behav of ALU_1Bit is
begin
    Y_proc: with Control select
        Y <= A xor B when ADD_Code,
             A xor B when SUB_Code,
             A or B when OR_Code,
             A and B when AND_Code,
              'o
                      when others:
    CB_proc: with Control select
```

```
CB \le A and B
                             when ADD_Code,
               (not A) and B when SUB_Code,
               , o ,
                             when OR_Code,
               'o'
                              when AND_Code,
               'o
                              when others;
\mathbf{end}
    behav;
                           Listing 10: ALU_1Bit VHDL
                          Listing 11: ALU_4Bit_tb VHDL
-- Company: RIT
-- Engineer: Brandon Key
-- Create Date:
                   17:51:58 02/28/2018
-- Design Name:
-- Module Name:
                   /home/ise/DSDII/Lab/Lab3/SourceCode/ALU\_4Bit\_tb.vhd
-- Project Name:
                   Lab3
-- Target Device:
-- Tool versions:
-- Description:
-- VHDL Test Bench Created by ISE for module: ALU_4Bit
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
-- Notes:
-- This testbench has been automatically generated using types std_logic and
-- std_logic_vector for the ports of the unit under test. Xilinx recommends
-- that these types always be used for the top-level I/O of a design in order
-- to quarantee that the testbench will bind correctly to the post-implementation
-- simulation model.
LIBRARY ieee;
\mathbf{USE} ieee.std_logic_1164.ALL;
USE ieee.numeric_std.ALL;
-- use work.globals.all;
-- use work.controlcodes.all;
ENTITY ALU_4Bit_tb IS
END ALU_4Bit_tb;
ARCHITECTURE behavior OF ALU_4Bit_tb IS
```

```
constant AND_Code : std_logic_vector(1 downto 0) := "00";
    constant OR_Code : std_logic_vector(1 downto 0) := "01";
    constant ADD_Code : std_logic_vector(1 downto 0) := "10";
    constant SUB_Code : std_logic_vector(1 downto 0) := "11";
    type testRecordArray is array (natural range <>) of std_logic_vector(2 downto
    constant n:integer := 16;
    — "Time" that will elapse between test vectors we submit to the component.
    constant TIME_DELTA : time := 50 ns;
    - Component Declaration for the Unit Under Test (UUT)
    COMPONENT ALU_4Bit
    PORT(
         Control: IN std_logic_vector(1 downto 0);
         A : IN std_logic_vector(N-1 downto 0);
         B : IN std_logic_vector(N-1 downto 0);
         nBitOut : OUT std_logic_vector(N-1 downto 0);
         CB : OUT std_logic
        );
    END COMPONENT;
   --Inputs
   signal Control: std_logic_vector(1 downto 0) := (others => '0');
   signal A : std_logic_vector(N-1 downto 0) := (others => '0');
   signal B : std_logic_vector(N-1 downto 0) := (others => '0');
    --Outputs
   signal nBitOut : std_logic_vector(N-1 downto 0);
   signal CB : std_logic;
   -- No clocks detected in port list. Replace <clock> below with
   -- appropriate port name
BEGIN
    - Instantiate the Unit Under Test (UUT)
   uut: ALU_4Bit
   PORT MAP (
          Control => Control,
          A \Rightarrow A
          B \implies B.
          nBitOut => nBitOut,
          CB \Rightarrow CB
        );
```

```
-- Stimulus process
stim_proc: process
   --create a function to make a vector a strung
   function vec2str(vec : std_logic_vector) return string is
     variable stmp:string(vec'left+1 downto 1);
   begin
     for i in vec 'reverse_range loop
       if vec(i) = '1' then
         stmp(i+1) := '1';
       elsif vec(i) = 'U' then
         stmp(i+1) := 'U';
       else
         stmp(i+1) := '0';
       end if:
     end loop;
     return stmp;
   end vec2str;
     procedure check_add(
         constant in1 : in natural;
         constant in 2 : in natural;
         constant res_expected : in natural;
         constant CB_expected : in std_logic) is
         variable res : natural;
         begin
         -- Assign values to circuit inputs.
         A <= std_logic_vector(to_unsigned(in1, A'length));
         B <= std_logic_vector(to_unsigned(in2, B'length));
         Control <= ADD_Code;
         wait for TIME_DELTA;
         -- Check output against expected result.
         res := to_integer(unsigned(nBitOut));
         assert ((res = res_expected) and (CB = CB_expected))
         report "" & integer 'image(in1) & "+" &
                integer 'image(in2) & "=" &
                integer 'image (res_expected) & "!=" &
                integer 'image(res) &
                " . . . . . . %
                "CB_exp:_" & std_logic 'image(CB_expected) &
                "Got: _" & std_logic 'image(CB)
         severity error;
     end procedure check_add;
     procedure check_sub(
```

```
constant in1 : in natural;
    constant in2 : in natural;
    constant res_expected : in natural;
    constant CB_expected : in std_logic) is
    variable res : natural;
    begin
    - Assign values to circuit inputs.
   A <= std_logic_vector(to_unsigned(in1, A'length));
   B <= std_logic_vector(to_unsigned(in2, B'length));
    Control <= SUB_Code;
    wait for TIME_DELTA;
    -- Check output against expected result.
    res := to_integer(unsigned(nBitOut));
    assert ((res = res_expected) and (CB = CB_expected))
    report "" & integer 'image(in1) & "-" &
           integer 'image (in2) & "=" &
           integer 'image (res_expected) & "!=" &
           integer 'image (res) &
           " _ _ _ . %
           "CB_exp: _" & std_logic 'image(CB_expected) &
           "Got: _" & std_logic 'image(CB)
    severity error;
end procedure check_sub;
procedure check_or(
    constant in1 : in natural;
    constant in 2 : in natural;
    constant res_expected : in natural) is
    variable res : natural;
    begin
    -- Assign values to circuit inputs.
   A <= std_logic_vector(to_unsigned(in1, A'length));
   B <= std_logic_vector(to_unsigned(in2, B'length));
    Control <= OR_Code;
    wait for TIME_DELTA;
     - Check output against expected result.
    res := to_integer(unsigned(nBitOut));
    assert ((res = res_expected) and (CB = '0'))
    report "" & integer 'image(in1) & "+" &
           integer 'image(in2) & "=" &
           integer 'image (res_expected) & "!=" &
           integer 'image (res) &
           " . . . . . . . &
```

```
"CB: _" & std_logic 'image(CB)
         severity error;
     end procedure check_or;
     procedure check_and(
         constant in1 : in natural;
         constant in 2 : in natural;
         constant res_expected : in natural) is
         variable res : natural;
         begin
         -- Assign values to circuit inputs.
         A <= std_logic_vector(to_unsigned(in1, A'length));
         B <= std_logic_vector(to_unsigned(in2, B'length));
         Control <= AND_Code;
         wait for TIME_DELTA:
         -- Check output against expected result.
         res := to_integer(unsigned(nBitOut));
         report "" & integer 'image(in1) & "+" &
                integer 'image(in2) & "=" &
                integer 'image(res_expected);
         assert ((res = res_expected) and (CB = '0'))
         report "!=" &
                integer 'image (res) &
                " _ _ _ . %
                "CB: _" & std_logic 'image(CB)
         severity error;
     end procedure check_and;
begin
  -- wait for the outputs to stabilize
   wait for 100 ns;
  --check_-add(4,5,9,0);
   --check_-add(65535, 2, 1, 1);
   --check_sub(1234, 234, 1000, 0);
   --check_-sub(1, 2, 1, 1);
   control <= OR_Code;</pre>
   A \le "01110101011110101";
   B \le "1001110100101101";
   wait for 50 ns;
```

```
control <= AND_Code;
  wait for 50 ns;
  -- Test adder
for x in (0) to (5) loop
    for y in 5432 to 5438 loop
         control <= ADD_Code;
         A <= std_logic_vector(to_unsigned(x, A'length));
         B <= std_logic_vector(to_unsigned(y, B'length));
         wait for 50 ns;
         assert (nBitOut = std_logic_vector (to_unsigned (x+y, A'length)))
         report ("Bad_Add_=_" & vec2str(nBitOut)
                  & "_expected_=_" & vec2str( std_logic_vector(to_unsigned(x+y, A
                  & "_A_=_" & vec2str(A)
                  & "_B_=_" & vec2str(B)
    end loop;
end loop;
for x in ((2**N)-3) to ((2**N)-1) loop
    for y in 0 to 3 loop
         control <= ADD_Code;</pre>
         A <= std_logic_vector(to_unsigned(x, A'length));
         B <= std_logic_vector(to_unsigned(y, B'length));
         wait for 50 ns;
         assert (nBitOut = std_logic_vector (to_unsigned (x+y, A'length)))
         \mathbf{report}\,(\,{}^{``}\mathrm{Bad}\,{}_{\square}\mathrm{Add}\,{}_{\square}\!\!=\!\!{}_{\square}{}^{``}\;\;\&\;\;\mathrm{vec}\,2\,\mathrm{str}\,(\,\mathrm{nBitOut}\,)
                  & "\_expected\_=\_" & vec2str( std_logic_vector(to_unsigned(x+y, A)))
                  & "_A_=_" & vec2str(A)
                  & "_B_=_" & vec2str(B)
           );
    end loop;
end loop;
-- Test suber
for x in 0 to 5 loop
    for y in 0 to 5 loop
    control <= SUB_Code;</pre>
    A \le std_logic_vector(to_unsigned(x, A'length));
    B <= std_logic_vector(to_unsigned(y, B'length));
    wait for 50 ns;
    assert(nBitOut = std\_logic\_vector(to\_signed(x-y, A'length)))
    report ("Bad_Sub_=_" & vec2str(nBitOut)
         & "_expected_=_" & vec2str( std_logic_vector(to_signed(x-y, A'length))
```

```
);
        end loop;
    end loop;
    for x in 12345 to 12350 loop
         for y in 5 to 7 loop
         control <= SUB_Code;</pre>
        A <= std_logic_vector(to_unsigned(x, A'length));
        B <= std_logic_vector(to_unsigned(y, B'length));
         wait for 50 ns;
         assert (nBitOut = std_logic_vector(to_signed(x-y, A'length)))
        report ("Bad_Sub_=_" & vec2str(nBitOut)
            & "_expected_=_" & vec2str( std_logic_vector(to_signed(x-y, A'length))
            & "A = " & vec2str(A)
            & "_B_=_" & vec2str(B)
         );
        end loop;
    end loop;
      wait;
   end process;
END;
                          Listing 11: ALU_4Bit_tb VHDL
                           Listing 12: ALU_16Bit VHDL
                : RIT
--Company
--Author
               : Brandon Key
--Created
               : 02/18/2018
--- Project Name : Lab 3
--File
          : ALU_{-}16Bit.vhd
--Entity
                : ALU_{-}16Bit
--Architecture : struct
-- Tool Version : VHDL '93
--Description : ALU_{-}16Bit
```

& "\_A\_=\_" & vec2str(A) & "\_B\_=\_" & vec2str(B)

library IEEE; use IEEE.STD\_LOGIC\_1164.ALL; package globals is constant N: integer := 16; end globals; library IEEE; use IEEE.STD\_LOGIC\_1164.ALL; package controlcodes is **constant** AND\_Code : std\_logic\_vector(1 **downto** 0) := "00"; **constant** OR\_Code : std\_logic\_vector(1 **downto** 0) := "01"; **constant** ADD\_Code : std\_logic\_vector(1 **downto** 0) := "10"; **constant** SUB\_Code : std\_logic\_vector(1 **downto** 0) := "11"; end controlcodes; library IEEE; use IEEE.STD\_LOGIC\_1164.ALL; use IEEE.numeric\_std.all; use work.controlcodes.all; use work.globals.all; entity ALU\_16Bit is port ( Control: in std\_logic\_vector(1 downto 0); : in std\_logic\_vector(N-1 downto 0); nBitOut : **out** std\_logic\_vector(N-1 **downto** 0); : **out** std\_logic CB ); ALU\_16Bit; endarchitecture struct of ALU\_16Bit --constant N : integer := 4;signal ADD\_SUB\_Out : std\_logic\_vector(N-1 downto 0); signal OR\_Out : std\_logic\_vector(N-1 downto 0); signal AND\_Out : std\_logic\_vector(N-1 downto 0); signal ADD\_SUB\_SEL : std\_logic;

begin

```
nBitAdderSubtractor_16Bit : entity work.nBitAdderSubtractor_16Bit
         generic map (N => N)
         port map ( A => A, B => B, SEL => ADD_SUB_SEL, Y => ADD_SUB_Out, CB => CB)
    nBitOR_16Bit : entity work.nBitOR_16Bit
         generic map (N => N)
         port map (A \Rightarrow A, B \Rightarrow B, Y \Rightarrow OR_Out);
    nBitAND_16Bit : entity work.nBitAND_16Bit
         generic map (N \Rightarrow N)
         port map (A \Rightarrow A, B \Rightarrow B, Y \Rightarrow AND_Out);
    Controller_16Bit : entity work.Controller_16Bit
         generic map (N => N)
         port map(
         Control
                      => Control,
         ADD\_SUB\_In \Rightarrow ADD\_SUB\_Out,
         OR_In
                      \Rightarrow OR_Out,
                  \Rightarrow AND_Out,
         AND_In
         ADD\_SUB\_SEL \Rightarrow ADD\_SUB\_SEL,
         nBitOut
                      => nBitOut
         );
\mathbf{end}
    struct;
                             Listing 12: ALU_16Bit VHDL
                            Listing 13: nBitOR_16Bit VHDL
--Company
                 : RIT
--Author
                 : Brandon Key
                : 1/22/2018
--Created
--- Project Name : Lab 1
--File
           : nBitOR_{-}16Bit.vhd
--Entity
             : nBitOR_{-}16Bit
--Architecture : Dataflow
-- Tool Version : VHDL '93
-- Description : Entity and structural description of an OR gate
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
```

```
entity nBitOR_16Bit is
    generic (n : integer := 16);
    port(A,B : in std_logic_vector(n-1 downto 0);
        Y : out std_logic_vector(n-1 downto 0)
        );
    nBitOR_16Bit;
\mathbf{end}
architecture Dataflow of nBitOR_16Bit is
    begin
    Y \le A \text{ or } B; -- bitwise or
end Dataflow;
                         Listing 13: nBitOR_16Bit VHDL
                     Listing 14: nBitAdderSubtractor_16Bit VHDL
               : RIT
--Company
--Author
               : Brandon Key
--Created
               : 02/18/2018
--- Project Name : Lab 3
               : \ nBitAdderSubtractor\_16Bit.vhd
--File
--Entity
              : nBitAdderSubtractor\_16Bit
--Architecture : struct
-- Tool Version : VHDL '93
-- Description : Entity and structural description of an adder subtractor
               : SEL = 0 : A+B = Y
               : SEL = 1 : A-B = Y
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.numeric_std.all;
entity nBitAdderSubtractor_16Bit
    generic (n : integer := 16);
    port (
        A,B : in std_logic_vector(n-1 downto 0);
        SEL : in std_logic;
            : out std_logic_vector(n-1 downto 0);
        CB : out std_logic
        );
    nBitAdderSubtractor_16Bit;
```

architecture struct of nBitAdderSubtractor\_16Bit is

```
component full_adder is
         port(A,B,Cin : in std_logic;
             Sum, Cout : out std_logic
         );
     end component full_adder;
    -- Create an array to hold all of the carries
    type carry_array is array (n-1 downto 0) of std_logic;
    signal c_array : carry_array;
    signal B_XOR_SEL : std_logic_vector((n-1) downto 0);
begin
    --Generate the xor statements to be mapped to the full adders
    XORator : for i in 0 to n-1 generate
         B_XOR_SEL(i) \le B(i) xor SEL;
    end generate XORator;
    generate_adders : for i in 0 to n-1 generate
         i_first: if i = 0 generate
             -- The first adder gets SEL as the Cin
             adder : full_adder port map(
                 A \Rightarrow A(i),
                 B \implies B_XOR_SEL(i),
                 Cin \Rightarrow SEL,
                 Sum \Rightarrow Y(i),
                 Cout \Rightarrow c_array(i)
             );
        end generate i_first;
         i_last : if i = (n-1) generate
             -- The last adder doesn't have a carry out
             adder : full_adder port map(
                 A \Rightarrow A(i),
                 B \implies B_XOR_SEL(i),
                  Cin \Rightarrow c_array(i-1),
                 Sum \Rightarrow Y(i),
                 Cout => c_array(i)
             );
         end generate i_last;
        --Middle adders
         i_{mid}: if (i \neq 0) and (i \neq (n-1)) generate
             adder : full_adder port map(
                 A \Rightarrow A(i),
                 B \Rightarrow B_XOR_SEL(i),
```

```
Sum \Rightarrow Y(i),
                 Cout \Rightarrow c_array(i)
        end generate i_mid;
    end generate generate_adders;
    CB \le c_{array}(n-1) xor SEL;
end struct;
                     Listing 14: nBitAdderSubtractor_16Bit VHDL
                         Listing 15: nBitAND_16Bit VHDL
               : RIT
--Company
--Author
                : Brandon Key
--Created
                : 1/22/2018
---Project Name : Lab 1
               : nBitAND_{-}16Bit.vhd
--File
--Entity
            : nBitAND_{-}16Bit
--Architecture : Dataflow
--- Tool Version : VHDL '93
-- Description : Entity and structural description of an AND gate
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity nBitAND_16Bit is
    generic (n : integer := 16);
    port(A,B : in std_logic_vector(n-1 downto 0);
        Y: out std_logic_vector(n-1 downto 0)
        );
end nBitAND_16Bit;
architecture Dataflow of nBitAND_16Bit is
    begin
    Y \le A AND B; -- bitwise or
end Dataflow;
                         Listing 15: nBitAND_16Bit VHDL
5.2
    SPICE
```

 $Cin \Rightarrow c_array(i-1),$ 

```
Listing 16: 1-Bit ALU SPICE
```

```
* Example circuit file for simulating PEX
OPTION DOTNODE
.HIER /
.INCLUDE "/home/bxk5113/Pyxis_SPT_HEP/ic_projects/Pyxis_SPT/digicdesign/ALU_1Bit/A
.LIB /home/bxk5113/Pyxis_SPT_HEP/ic_reflibs/tech_libs/generic13/models/lib.eldo TT
* - Instantiate your parasitic netlist and add the load capacitor
** FORMAT :
* XLAYOUT [all inputs as listed by the ".subckt" line in the included netlist, in the
XLAYOUT CB Y A B CONTROL[1] CONTROL[0] ALU_1Bit
C1 Y 0 120 f
C2 CB 0 120 f
* - Analysis Setup - DC sweep
* FORMAT : .DC [name] [low] [high] [step]
*.DC VFORCE_A 0 1.2 0.01
* - Analysis Setup - Trans
* FORMAT : .TRAN [start time] [end time] [time step]
.TRAN 0 160n 0.001n
* --- Forces
* FORMAT -- PULSE : [name] [port] [reference (0 means ground)] PULSE [low] [high]
* FORMAT -- DC : [name] [port] [reference (0 means ground)] DC [voltage]
VFORCE_A A 0 PULSE (0 1.08 40n 0.1n 0.1n 40n 80n)
VFORCE_B B 0 PULSE (0 1.08 80n 0.1n 0.1n 80n 160n)
VFORCE_C1 CONTROL[1] 0 DC 1.08
VFORCE_C0 CONTROL[0] 0 DC 1.08
VFORCE_VDD VDD 0 DC 1.08
VFORCE_VSS VSS 0 DC 0
* --- Waveform Outputs
.PLOT TRAN V(A)
.PLOT TRAN V(B)
.PLOT TRAN V(CONTROL[1])
.PLOT TRAN V(CONTROL[0])
.PLOT TRAN V(Y)
.PLOT TRAN V(CB)
```

\* —— Params .TEMP 125

Listing 16: 1-Bit ALU SPICE