### **U. S. DISTRIBUTORS**

Cramer Electronics Inc. Electronic Marketing, Inc. (Located in New Mexico) Hamilton/Avnet Electronics

Industrial Components (Located in Minnesota)

### **ORIENT SALES OFFICE**

Japan

Tokyo 151

Nippon IC, Inc. Parkside Flat Bldg. No. 4-2-2, Sendagaya

Shibuya-Ku 03-403-4747 Telex: 7816364

### **EUROPEAN SALES OFFICE**

Belgium

Bruxelles

INTEL CORP.

216 Avenue Louise Bruxelles 1050, Belgium

Phone: 492003 Telex: 84621060



# **Application Information**



## Write/Recirculate Logic



# **Application Information**

### 4 Bit Recirculating Shift Register



Figure 1

Fig. 1 is a simplified illustration of the timing of a 4 bit recirculating shift register showing the 3 basic modes of operation.

### DTL/TTL/MOS Interfaces



# **Typical Characteristics**

# MINIMUM OPERATING DATA RATE OR MAXIMUM CLOCK PULSE DELAY VS. TEMPERATURE

# MAXIMUM DATA RATE VS. CLOCK AMPLITUDE





# **Circuit Schematic**



# **A.C. Characteristics** $T_{CASE} = 0^{\circ}C$ to $+85^{\circ}C$ ; $V_{CC} = +5 \pm 5\%$ ; $C_{L} = 20$ pF; 1 TTL Load

| SYMBOL                                                              | TEST                                                                  | V <sub>DD</sub> = -5V ±<br>V <sub>ILC</sub> =V <sub>CC</sub> -14.5 to<br>R <sub>L</sub> = 3 K | V <sub>CC</sub> -17 | V <sub>DD</sub> = -9V ±<br>V <sub>1LC</sub> =V <sub>CC</sub> -12.6 to<br>R <sub>L</sub> = 5.6 | UNIT   |      |
|---------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------|--------|------|
|                                                                     |                                                                       | MIN.                                                                                          | MAX.                | MIN.                                                                                          | MAX.   |      |
| Frequency                                                           | CLOCK DATA REP RATE                                                   | 200 Hz @ 25°C <sup>(1)</sup>                                                                  | 2                   | 200Hz @ 25°C <sup>(1)</sup>                                                                   | 1.5    | MHz  |
| <sup>t</sup> ¢₽W                                                    | CLOCK PULSE WIDTH                                                     | 0.200                                                                                         | 10                  | .240                                                                                          | 10     | μsec |
| $^{t}\phi$ D                                                        | CLOCK PULSE DELAY                                                     | 30                                                                                            | Note 1              | 30                                                                                            | Note 1 | nsec |
| Duty Cycle (2)                                                      | CLOCK DUTY CYCLE                                                      |                                                                                               | 40                  |                                                                                               | 36     | %    |
| t <sub>R</sub> ;t <sub>F</sub>                                      | CLOCK PULSE TRANSITION                                                |                                                                                               | 1                   |                                                                                               | 1      | μsec |
| <sup>t</sup> DW                                                     | DATA WRITE (SETUP) TIME                                               | 100                                                                                           |                     | 100                                                                                           |        | nsec |
| t <sub>DH</sub>                                                     | DATA TO CLOCK HOLD TIME                                               | 20                                                                                            |                     | 20                                                                                            |        | nsec |
| t <sub>A+</sub> ; t <sub>A</sub>                                    | CLOCK TO DATA OUT DELAY                                               |                                                                                               | 250                 |                                                                                               | 250    | nsec |
| t <sub>R</sub> -; t <sub>CS</sub> -;                                | CLOCK TO "READ" OR "CHIP<br>SELECT" OR "WRITE/<br>RECIRCULATE" TIMING | 0                                                                                             |                     | 0                                                                                             |        | nsec |
| <sup>t</sup> R+ <sup>; t</sup> CS+ <sup>;</sup><br><sup>t</sup> WR+ | CLOCK TO "READ" OR "CHIP<br>SELECT" OR "WRITE/<br>RECIRCULATE" TIMING | 0                                                                                             |                     | 0                                                                                             |        | nsec |

# **CAPACITANCE**<sup>(3)</sup> $V_{CC} = 5V \pm 5\%$ , $V_{DD} = -5V \pm 5\%$ or $-9V \pm 5\%$ , $T_A = 25^{\circ}$ C

| SYMBOL                    | TEST                       | TYP. | MAX.  | CONDITIONS                             |
|---------------------------|----------------------------|------|-------|----------------------------------------|
| CIN                       | INPUT CAPACITANCE          | 3    | 5 pF  | V <sub>IN</sub> = V <sub>CC</sub>      |
| COUT                      | OUTPUT CAPACITANCE         | 2    | 5 pF  | V <sub>OUT</sub> = V <sub>CC</sub>     |
| $c_{\phi}$                | CLOCK CAPACITANCE          | 75   | 85 pF | $V_{\phi} = V_{CC}$ $f = 1 \text{ MH}$ |
| $c_{\phi_1 \cdot \phi_2}$ | CLOCK TO CLOCK CAPACITANCE | 6    | 10 pF | $V_{\phi} = V_{CC}$                    |

Note 1: See curve of Min Data Rate, and Max Clock Delay vs. Temp. on page 5. Note 2: Duty Cycle =  $\{t_{\phi PW} + \frac{1}{2}(t_R + t_F)\}$  x clock rate. Note 3: This parameter is periodically sampled and is not 100% tested.

# **Switching Characteristics**



# $I_{DD}$ CURRENT VS. DATA RATE



### POWER DISSIPATION/BIT VS. SUPPLY VOLTAGE

### DATA RATE = 1.5 MHz, 36% DUTY CYCLE, VILC -VCC = -14.7V DATA RATE = 2 MHz 40% DUTY CYCLE, POWER DISSIPATION/BIT (mW/BIT) $V_{ILC} - V_{CC} = -17V$ T<sub>C</sub> = 0°C = 25°C .5 TA = 25°C = 85°C $T_{C}$ T<sub>C</sub> = 85°C SPECIFIED **OPERATING** SUPPLY VOLTAGE RANGE οL 0 -10 VDD - VCC (VOLTS)

### POWER DISSIPATION/BIT VS. CLOCK AMPLITUDE



### POWER DISSIPATION/BIT VS. TEMPERATURE



### MAXIMUM PACKAGE POWER DISSIPATION



# Maximum Guaranteed Ratings \*

| Case Temperature Under Bias                                                             | 0°C to +85°C    |
|-----------------------------------------------------------------------------------------|-----------------|
| Storage Temperature                                                                     | -65°C to +160°C |
| Power Dissipation (1)                                                                   | 600 mW          |
| Data and Clock Input Voltages<br>and Supply Voltages with<br>respect to V <sub>CC</sub> | +.3V to -20V    |

### \* COMMENT:

Stresses above those listed under "Maximum Guaranteed Rating" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **D.C.** Characteristics $T_{CASE} = 0^{\circ} C$ to +85° C, $V_{CC} = +5 V \pm 5\%$ , unless otherwise specified

 $V_{DD} = -5V \pm 5\%$ 

| SYMBOL           | TEST                               | MIN.                 | TYP. <sup>(2)</sup> | MAX.                  | UNIT | CONDITIONS                                                                                         |  |
|------------------|------------------------------------|----------------------|---------------------|-----------------------|------|----------------------------------------------------------------------------------------------------|--|
| ILI              | INPUT LOAD CURRENT                 |                      | 10                  | 1000                  | nA   | VIN = VIH to VIE                                                                                   |  |
| 1 <sub>LO</sub>  | OUTPUT LEAKAGE CURRENT             |                      | 10                  | 1000                  | nA   | V <sub>OUT</sub> = 0.0V                                                                            |  |
| lLC              | CLOCK LEAKAGE CURRENT              |                      | 10                  | 1000                  | nA   | V <sub>ILC</sub> =V <sub>CC</sub> -17V                                                             |  |
| I <sub>DD1</sub> | POWER SUPPLY CURRENT               |                      | 25                  | 40                    | mA   | T <sub>A</sub> =25°C Output at Logic "0", 2 MHz Data Rate, – 40% Duty Cycle, Continuous Operation, |  |
| I <sub>DD2</sub> | POWER SUPPLY CURRENT               |                      |                     | 45                    | mA   | Tc=0°C J VILC=VCC-17V                                                                              |  |
| VILC1            | CLOCK INPUT LOW VOLTAGE            | V <sub>CC</sub> -17  |                     | V <sub>CC</sub> −14.5 | ٧    |                                                                                                    |  |
| VIHC             | CLOCK INPUT HIGH VOLTAGE           | V <sub>CC</sub> -1   |                     | V <sub>CC</sub> +.3   | ٧    |                                                                                                    |  |
| VIL              | INPUT "LOW" VOLTAGE                | $V_{CC}^{-10}$       |                     | V <sub>CC</sub> -4.2  | ٧    |                                                                                                    |  |
| V <sub>IH1</sub> | INPUT "HIGH" VOLTAGE               | V <sub>CC</sub> -2   |                     | V <sub>CC</sub> +.3   | V    |                                                                                                    |  |
| VOL              | OUTPUT LOW VOLTAGE                 |                      | 3                   | 0.5                   | V    | R <sub>L1</sub> =3K to V <sub>DD</sub> , I <sub>OL</sub> = 1.6 mA                                  |  |
| V <sub>OH</sub>  | OUTPUT HIGH VOLTAGE DRIVING TTL    | 2.4                  | 3.5                 |                       | ٧    | $R_{L1}$ =3K to $V_{DD}$ , $I_{OH}$ = -100 $\mu$ A                                                 |  |
| V <sub>OH1</sub> | OUTPUT HIGH VOLTAGE<br>DRIVING MOS | V <sub>CC</sub> -1.5 | V <sub>CC</sub> -1  |                       | ٧    | R <sub>L2</sub> =5.6K to V <sub>DD</sub><br>(see p. 6 for connection)                              |  |

 $V_{DD} = -9V \pm 5\%$ 

| 1 <sub>L1</sub>   | INPUT LOAD CURRENT                 |                       | 10                 | 1000                  | nΑ | VIN = VIH to VIL                                                                                            |
|-------------------|------------------------------------|-----------------------|--------------------|-----------------------|----|-------------------------------------------------------------------------------------------------------------|
| ILO               | OUTPUT LEAKAGE CURRENT             |                       | 10                 | 1000                  | nA | V <sub>OUT</sub> = 0.0V                                                                                     |
| <sup>1</sup> LC   | CLOCK LEAKAGE CURRENT              |                       | 10                 | 1000                  | nA | V <sub>ILC</sub> =V <sub>CC</sub> -14.7V                                                                    |
| I <sub>DD3</sub>  | POWER SUPPLY CURRENT               |                       | 20                 | 31                    | mA | T <sub>A</sub> =29°C Output at Logic "0", 1.5 MHz Data Rate, -36% Duty Cycle, Continuous Operation          |
| I <sub>DD4</sub>  | POWER SUPPLY CURRENT               |                       |                    | 36                    | mA | $\int_{C} T_{C} = 0^{\circ}C \int_{C} V_{ILC} = V_{CC} - 14.7V$                                             |
| V <sub>ILC2</sub> | CLOCK INPUT LOW VOLTAGE            | V <sub>CC</sub> -14.7 |                    | V <sub>CC</sub> -12.6 | ٧  |                                                                                                             |
| VIHC              | CLOCK INPUT HIGH VOLTAGE           | V <sub>CC</sub> -1    |                    | V <sub>CC</sub> +.3   | V  | · · · · · · · · ·                                                                                           |
| VIL               | INPUT "LOW" VOLTAGE                | V <sub>CC</sub> -10   |                    | V <sub>CC</sub> -4.2  | V  |                                                                                                             |
| $V_{1H2}$         | INPUT "HIGH" VOLTAGE               | V <sub>CC</sub> -1.8  |                    | V <sub>CC</sub> +.3   | V  |                                                                                                             |
| VoL               | OUTPUT LOW VOLTAGE                 |                       | 3                  | 0.5                   | V  | R <sub>L1</sub> =5.6K to V <sub>DD</sub> I <sub>OL</sub> = 1.6 mA                                           |
| V <sub>ОН</sub>   | OUTPUT HIGH VOLTAGE DRIVING TTL    | 2,4                   | 3.5                |                       | V  | R <sub>L1</sub> =5.6K to V <sub>DD</sub> , I <sub>OH</sub> =-100 μA                                         |
| V <sub>OH1</sub>  | OUTPUT HIGH VOLTAGE<br>DRIVING MOS | V <sub>CC</sub> -1.6  | V <sub>CC</sub> -1 |                       | V  | R <sub>L2</sub> =6.2K to V <sub>DD</sub> (See p. 6 for R <sub>L3</sub> =3.9K to V <sub>CC</sub> connection) |

Note 1:

For operating at elevated temperatures the device must be derated based as shown on page 3. In typical applications a case temperature of 85°C corresponds to 70°C for the low profile TO-99. In applications the duty cycle should be a minimum to reduce power dissipation. Duty cycle =  $[t_{\phi PW} + \frac{1}{2}(t_R + t_F)]$  x clock rate. Typical values are at  $T_A = 25^{\circ}\text{C}$  and at nominal voltages.

Note 2:



INTEL CORP. 3065 Bowers Avenue, Santa Clara, California 95051 • (408) 246-7501

JUNE 1971

# 512 BIT DYNAMIC RECIRCULATING SHIFT REGISTER

- High Frequency Operation 2 MHz Guaranteed over
   Temperature.
- DTL, TTL Compatible
- Write/Recirculate and Read Controls Incorporated on the Chip
- Low Power Dissipation--.3 mW/bit at 1 MHz
- Low Clock Capacitance -- 85 pF
- Low Clock Leakage --≤1 uA at --17 V
- Simple Two Dimensional Memory Matrix Organization -- 2 Chip Select Controls
- Inputs Protected Against Static Charge
- Standard Packaging -- 10 Lead Low Profile TO-99





Note 1: Either W/R, CS1, or CS2 must be a "0" during Recirculation.

A logic 1 is defined as a high input and a logic 0 as a low input.

The 1405A is a 512 bit dynamic recirculating shift register and is a direct pin replacement for the 1405. The 1405A is capable of operating at power supply voltages of +5V, -9V as well as +5V, -5V. A high speed recirculating data rate of 2 MHz over the temperature is easily obtained at the +5, -5 power supplies.

Write/recirculate and read controls eliminate the need for external logic elements when recirculating data. In addition, any number of devices can be combined to form a multi-dimensional memory array. For this purpose two chip select controls have been provided.

These registers can be driven directly by standard bipolar integrated circuits (TTL, DTL, etc.) or by MOS circuits. The design of the output stage provides driving capability for both MOS and bipolar IC's as well as ORtieing of shift registers. The 1405A is ideally suited for usage in low cost memories or delay line applications.

Use of low threshold silicon gate technology allows high speed (2 MHz guaranteed) while reducing power dissipation by a factor of two and clock input capacitance by a factor of three over equivalent products manufactured by conventional technologies.