

DEPARTMENT OF COMPUTER ENGINEERING

MASTER DEGREE COURSE IN CYBERSECURITY

## PROJECT REPORT SUBSTITUTION\_TABLE\_DEC MODULE

| STUDENT:        |                 |
|-----------------|-----------------|
| Alessio Breglia |                 |
|                 |                 |
|                 | Professor       |
|                 | Sergio Saponara |
|                 |                 |
|                 | Referent        |
|                 | Luca Crocetti   |

#### **SPECIFICATION ANALYSIS**

In this chapter I will briefly introduce the overall system specifications.

The *substitution\_table\_dec* module represents an hardware implementation of a substitution table that, given the ciphertext of 16 bit, will return the respective plaintext of 8 bit. The table is initialized by a key of 12 characters, represeting the possible characters of the ciphertext. Ciphertext characters are replaced with the corresponding character in the table in row-column order.

The table is structured in this way:

| /////////////////////////////////////// | K[10] | K[8] | K[1] | K[2] | K[4] | K[7] |
|-----------------------------------------|-------|------|------|------|------|------|
| K[0]                                    | a/A   | b/B  | c/C  | d/D  | e/E  | f/F  |
| K[11]                                   | g/G   | h/H  | i/I  | j/J  | k/K  | I/L  |
| K[9]                                    | m/M   | n/N  | 0/0  | p/P  | q/Q  | r/R  |
| K[3]                                    | s/S   | t/t  | u/U  | v/V  | w/W  | x/X  |
| K[5]                                    | y/Y   | z/Z  | 0    | 1    | 2    | 3    |
| K[6]                                    | 4     | 5    | 6    | 7    | 8    | 9    |

The module decrypt one ciphertext symbol per clock cycle (a ciphertext symbol is represented by a pair of characters), and generate one plaintext character per clock cycle. Each character of ciphertext has to be any 8-bit ASCII character of alphabet or digits. The key has to contain only 8-bit ASCII characters of alphabet or digits with no repetitions. The module has 3 fundamental flag, implemented with 1-bit signal:

- **Ctxt\_valid**: 1-bit signal that assert if the characters of the ciphertext are valid and stable: 1 if they are, 0 otherwise.
- **Upper\_lower**: 1-bit signal that indicates if the corresponding char in the plaintext is uppercase or lowercase: 1 for uppercase, 0 for lowercase.
- **Ptxt\_valid**: 1-bit signal that assert if the character of plaintext is valid and stable: 1 if it is, 0 otherwise.

### MODEL

In this chapter I am going to describe the model through C code. To demonstrate that the C function correctly describes the model, I also implemented a small testbench to call the function via DPI.

The C function that perform the substitution is called **substitution** and it has the following parameters:

- const uint8\_t key: the key used for substitution.
- uint8\_t plaintext: the resulting plaintext.
- const uint8\_t ciphertext1: the first character of ciphertext.
- const uint8 t ciphertext2: the second character of ciphertext.
- const bool upper\_lower: store the upper\_lower flag.
- uint8\_t error\_key: the flag that assert if key is correct.
- uint8 t error\_ciphertext: the flag that assert if ciphertext is correct.

The table is implemented with two 2d arrays: one for uppercase and one for lowercase (below is reported only lowercase array). Based on the *upper\_lower* value, it can be chosen one or another to perform the decryption. These array are called *combinations*:

The algorithm that perform the substitution is implemented by the following code:

$$for (i = 0; i < 36; i++) \{$$

$$if (key[combinations_lower[i][0]] == ciphertext1 \&\& key[combinations_lower[i][1]] == ciphertext2) \{$$

$$plaintext[0] = combinations_lower[i][2]; // Assign the corresponding plaintext value$$

$$break; // Exit the loop once a match is found$$

$$\}$$

The code iterate through the 2d array and assign the corresponding plaintext when it find the right couple of ciphertext character.

Finally, I implemented the functions that verify if ciphertext and key are correct. Below it is reported the function that verify if the key is correct and compliant with the specifications:

```
bool \ found = false;
uint8\_t \ i = 0x00;
uint8\_t \ j = 0x00;
// \ loop \ to \ check \ if \ key \ is \ valid
for \ (i = 0; \ i < 12; \ i++) \ \{
if((!(key[i] >= 'a' \&\& \ key[i] <= 'z') \ | |
(key[i] >= 'A' \&\& \ key[i] <= 'Z') \ | |
(key[i] >= '0' \&\& \ key[i] <= '9'))) \{
found = true; // \ not \ admitted \ character \ found
break;
\}
```

The function that verify if ciphertext is correct and respect the specifications is the following:

```
if((!(ciphertext1 >= 'a' && ciphertext1 <= 'z') ||
    (ciphertext1 >= 'A' && ciphertext1 <= 'Z') ||
    (ciphertext1 >= '0' && ciphertext1 <= '9')) &&
    !((ciphertext2 >= 'a' && ciphertext2 <= 'z') ||
    (ciphertext2 >= 'A' && ciphertext2 <= 'Z') ||
    (ciphertext2 >= '0' && ciphertext2 <= '9'))){
        found = 1;
    }
    if(found) error_ciphertext = 1; // invalid ciphertext</pre>
```

For what concern the testbench, i called the function *substitution* via DPI:

import "DPI-C" function void substitution(byte key[12], byte plaintext[1], byte ciphertext1, byte ciphertext2, bit upper\_lower, byte error\_key[1], byte error\_ciphertext[1]);

After that, I defined some testbench to see if the module and the model return the same output given the same input vectors. The results are described in the testbench section.

#### DESIGN CHOICES AND BLOCK DIAGRAMS

In this chapter, I am going to discuss the design choices applied. Then, I will show as the code has been turned into hardware by Quartus, briefly showing the most important RTL diagrams and the match between them and some snippet of code.

#### **DESIGN CHOICES**

In my implementation, there are present 4 main modules:

- 1. **InputLoading**: this module loads the ciphertext character pair and the related signals, ctxt\_valid and upper lower, into a set of input registers. It have 5 inputs and 3 outputs:
  - I. Input:
    - clk: the clock.
    - rst n: reset signal.
    - ciphertext: the pair of the ciphertext characters (8 + 8 bits).
    - ctxt\_valid: if characters of the ciphertext are valid.
    - upper lower: specify uppercase or lowercase.
  - II. Output:
    - ciphertext\_reg: registered version of ciphertext.
    - ctxt\_valid\_reg: registered version of ctxt\_valid signal.
    - upper\_lower reg: registered version of upper\_lower flag.
- 2. **KeyLoading**: this module loads the characters of the key one byte at a time; 12 cycles are required to load the complete key. For every loaded byte, a validation signal (key\_byte\_val) must be asserted and the position of the byte in the key must be specified (byte\_pos). It has 5 input and 2 output:
  - I. Input:
    - clk: the clock.
    - rst\_n: reset signal.
    - key byte: one of the key bytes.
    - byte pos: position of the byte in the key.
    - key\_byte\_val: 1-bit validation signal that assert if I can start loading the key byte (if it's value is 1) or not (if it's value is 0).
  - II. Output:
    - key: the 12 characters of the key.
    - key\_valid: 1-bit flag that asserts if the key is well-formed and does not contain repetitions: values 1 if the key is correct, 0 otherwise.
- 3. **SubstitutionTableDecryption**: this module implements the substitution table. The substitution function, given the two characters of the ciphertext, returns the decripted character of the plaintext. This module has 3 inputs and one output:
  - I. Input:
    - key: the key used to initialized the table.
    - ciphertext: the characters of the ciphertext.
    - upper\_lower: specify uppercase or lowercase.
  - II. Output:
    - plaintext: the character of the plaintext.
- 4. **CiphertextDecryptor**: this module implement the decryption algorithm. In this module we're loading the previous modules. It have 8 input and 4 output:
  - I. Input:
    - clk: the clock of the module.

- rst n: the reset signal.
- key\_byte: one of the key bytes.
- byte\_pos: position of the key byte.
- key\_byte\_val: the 1-bit validation signal that assert if I can start loading the key.
- ciphertext: the characters of the ciphertext.
- upper\_lower: specify uppercase or lowercase.
- ctxt valid: if characters of the ciphertext are valid and stable.

#### II. Output:

- ptxt ready: if plaintext character is valid and stable.
- plaintext: the character of the plaintext.
- error\_flag\_key: 1-bit signal that assert if the key is not correct (are set to 1 if the key has repetitions or not valid character, 0 otherwise).
- error\_flag\_ciphertext: 1-bit signal that assert if the ciphertext is not correct (are set to 1 if the ciphertext has not valid character, 0 otherwise).

#### I also defined two useful function:

- 1. **isValidCharacter**: this is the function that takes the pair of ciphertext characters and verifies if they are valid. It will return 1 if the character is valid, 0 otherwise.
- 2. **isKeyValid**: this is the function that verify if the key has only admitted characters and no repetitions. It will respond 1 if the characters are valid, 0 otherwise.

The pair of ciphertext characters, the *ctxt\_signal* and the *upper\_lower* flag are all stored in dedicated registers to avoid long combinational paths, that can increase the delay of the circuit. Also, the registers serve to avoid concatenation of internal delays in the FPGA. This is the job of the *InputLoading* module.

The key is loaded character by character to limit the number of required I/O pins. The key will be loaded in 12 clock with a validation signal *key\_byte\_val* that indicates when a character is available to be loaded. The byte\_pos signal works as an index, which indicates the position in the key where the received byte must be loaded. Thus, for example, with *key\_byte\_val* = 1, key\_byte = "a" and byte\_pos = 5, the ASCII code of "a" will be loaded as the sixth byte of the key. This is the job of the *KeyLoading* module.

The output plaintext is not sent directly to the pins but is stored in the register *decrypted* to avoid, also in this case, long combinational delay paths.

For the key there are have two kind of signal: the *key\_valid* is an internal signal that indicates if the key is valid and compliant with the requirements; the *error\_flag\_key* is an output signal that indicates if the key is not valid. I could do it all with a single signal, but for readability of waveforms and greater understanding, I modeled this behavior with two separate signals.

For the *IsKeyValid* function, I make it purely combinatorial. It verifies in a completely parallel way if the characters in the key are correct and if there are no replicas. It is possible to perform these functions sequentially, for example, one verification per clock cycle, but I opted to make it combinatorial because I wanted low latency: as soon as the key is loaded, in one cycle you know whether it is correct or not.

Also the *isValidCharacter* function verify if the pair of ciphertext characters is compliant with the requirements in a parallel way, as it is possible to notice in the block diagrams section.

#### **BLOCK DIAGRAMS**

KET BYTE VAL

CLK

RST N

First of all, an high-level diagram of how the various modules interact with each other is specified below.

# INPUT LOADING MODULE CIPHERTEXT CTXT\_VALID UPPER\_LOWER CTXT\_VALID\_REG UPPER\_LOWER\_REG CLK RST\_N KEY\_LOADING MODULE KEY\_BYTE BYTE\_POS

#### CIPHERTEXT DECRYPTOR MODULE

Now I analyze it in a more detailed way using Quartus. I report only the most significant parts of the circuit.

CLK

RST N

ERROR\_FLAG\_CIPHERTEXT

KEY

KEY\_VALID

|                       |             | SubstitutionTableDecryp | tion:substitution_table |
|-----------------------|-------------|-------------------------|-------------------------|
| KeyLoading:keyloading |             | ciphertext[150]         |                         |
|                       | key[0][70]  | key[0][70]              |                         |
|                       | key[1][70]  | key[1][70]              |                         |
|                       | key[2][70]  | key[2][70]              |                         |
|                       | key[3][70]  | key[3][70]              |                         |
| byte_pos[30]          | key[4][70]  | key[4][70]              |                         |
| clk                   | key[5][70]  | key[5][70]              | plaintext[70]           |
| key_byte[70]          | key[6][70]  | key[6][70]              |                         |
| key_byte_val          | key[7][70]  | key[7][70]              |                         |
| rst_n                 | key[8][70]  | key[8][70]              |                         |
|                       | key[9][70]  | key[9][70]              |                         |
|                       | key[10][70] | key[10][70]             |                         |
|                       | key[11][70] | key[11][70]             |                         |
|                       | key_valid   | upper_lower             |                         |

This part shows how the bytes of the key and the pair of ciphertext characters are passed to the *substitution\_table* module. Notice that the substitution\_table module received the key byte to byte. It respect the high-level schema defined before and the design choices explained in the previous section.



This part show how the *InputLoading* save *ciphertext*, *ctxt\_valid* and *upper\_lower* in different registers. The structure perfectly match with the behaviour specified before: it is possible to notice that the module has 16 register to save the 16 bit of the ciphertext pair, and 1 register for each of the 2 output signals (*ctxt\_valid* and *upper\_lower*).



This part show how are prepared the *ptxt\_ready*, the *error\_flag* relative to ciphertext and the plaintext.



This part show how the circuit save the plaintext, the error flags and the ptxt\_ready signal. For the plaintext the module has 8 registers to save the 8 bit of the character. For the others, 1 register is enough. This part too is coherent with the high-level schema explained before.



This part shows how the *isValidCharacter* function was implemented at the hardware level. It is possible to notice, in the left part, how the body of the function is implemented, while in the right part it is possible to observe how the if check was implemented (it is an AND since both characters of the ciphertext must be valid). This is coherent with the design choices discussed in the previous section: verification occurs in a parallel manner. For completeness, below I put the snippets of the associated codes.

if (!(isValidCharacter(ciphertext\_reg[15:8]) && isValidCharacter(ciphertext\_reg[7:0])))

#### WAVEFORM DISCUSSION

In this chapter I will briefly discuss the most relevant pieces of waveforms made in Modelsim.

Loading valid key: the waveform below show the correct evolution of the loading of a valid key. It is possible to notice that the key\_valid flag goes up when the last character of the key is loaded (to indicate that the key is effectively valid and respect the requirements), and the key\_byte\_val that remains up for all the loading process. It's loaded a char every clock cycle. In this case, the key is "abcdefghijkl".



- "Hello" word processing: the waveform below explain the evolution of the decryption of the ciphertext that correspond to the word "Hello", with the key loaded in the previous point. It is

possible to notice that the <code>ctxt\_valid</code> signal respect the requirements: when goes high, the ciphertext are correctly loaded. The plaintext is delivered one clock cycle later than when the corresponding ciphertext is loaded. Also the <code>ptxt\_ready</code> respect the requirements: when goes high, the plaintext is shown. The <code>upper\_lower</code> flag goes high to the first word, that is correctly capitalized ("H").



"Ale" word processing: the waveform below explain the evolution of the decryption of the ciphertext that correspond to the word "Ale", with the key loaded in the first point. The complete ciphertext is "ak-ai-lh-ai-ae", but the ciphertext in 2nd and 4th positions are not loaded, because the <code>ctxt\_valid</code> are set to 0. It is possible to notice that the <code>ctxt\_valid</code> signal respect the requirements: when goes high, the ciphertext are correctly loaded into the registers; when it goes low, the ciphertext are not loaded. For <code>ptxt\_valid</code>, it is possible to observe that it follows the behavior of <code>ctxt\_valid</code> with a delay of one clock cycle, and it is compliant with the requirements: when goes high, the plaintext is shown. For the <code>upper\_lower</code> flag, the considerations are the same as in the previous point.



- **Loading invalid key:** the waveform below show the evolution of a loading of an incorrect key: it is incorrect because it contains a repeated character ("a").



The error\_flag\_key flag goes high one clock cycle away to notify that the key is incorrect.

Loading invalid ciphertext: the following waveform shows the evolution of the loading of an incorrect ciphertext: in this case, the not admitted characters ("#@") are loaded. Notice that, in the same test, a valid key is used. From the waveforms, it can be seen that the error\_flag\_ciphertext signal goes to 1 one clock cycle after receiving the wrong pair of input characters. The one cycle delay is simply due to the registers allocated at the inputs.



From the waveforms, it can also be noticed that the ptxt\_ready signal is not raised, which means that the received ciphertext is not decripted and no plaintext is returned in this case.

#### TESTBENCH

In this chapter, I will explain how the test benches are designed and what they do. To test also the model described in C code, I passed the same input vectors to the function invoked by DPI, and then I check if the results calculated from the module and from the C model are the same. An example of a function calling is the following:

substitution(key\_c, plaintext\_c, ciphertext[15:8], ciphertext[7:0], upper\_lower, error\_flag\_key\_c, error\_flag\_ciphertext\_c)

The test I made are the following:

- TEST 1: in this test I provide the correct ciphertext "li-ae-lh-lh-jb", that correspond to the word "Hello" with a correct key = "abcdefghijkl". To check also the correct behaviour of the upper\_lower signal, I set it to 1 when I provide to the circuit the characters "li". So, the expected output word is "Hello". The waveform result is presented in the previous section at the "Hello word processing" point. The C model return the correct word "Hello", so the test is passed.
- TEST 2: in this test I provide the correct ciphertext "ak-ai-lh-ai-ae" with a correct key = "abcdefghijkl". To check also the correct behaviour of the upper\_lower signal, I set it to 1 when I provide to the circuit the characters "ak". After every ciphertext pair, I set ctxt\_valid to 0 to check whether the behavior is consistent with that described in the specification. The waveform result is presented in the previous section at the "Ale word processing" point. The C model return the correct word "Ale", so the test is passed.
- **TEST 3**: in this test I provide a correct ciphertext "fb" but with an incorrect key "abcdefghiakl" The key is incorrect because contains the character "a" that is repeated twice. I see that the circuit set correctly the *error\_flag\_key* signal. The waveform result is presented in the previous section at the "Loading invalid key" point. The C model set correctly to 1 the *error\_flag\_key\_c*, so the test is passed.
- **TEST 4**: in this test I provide a correct ciphertext "fb" but with an incorrect key "abc?efghijkl". In this case, the key is not valid because contains a not admitted character "?". Also in this case, the circuit set correctly the *error\_flag\_key* signal. The C model set correctly to 1 the *error\_flag\_key\_c*, so the test is passed.
- **TEST 5**: in this test I provide an incorrect ciphertext "#@" with a correct key "abcdefghijkl". In this case, the ciphertext contains not allowed characters: it is possible to notice that the circuit correctly set the <code>error\_flag\_ciphertext</code> signal. The waveform result is presented in the previous section at the "Loading invalid ciphertext" point. The C model set correctly to 1 the <code>error\_flag\_ciphertext\_c</code>, so the test is passed.
- **TEST 6**: in this test I provide a correct ciphertext "ai-fk-ae" with a correct key = "abcdefghijkl", that correspond to the word "Bye" (I set to 1 the upper\_lower flag for the first character). I did this test to verify that the circuit, after returning error flags correctly (and thus after passing tests with errors) resumed normal operations. The C model return the correct word "Bye", so the test is passed.

If a user want to use the module, it has to set the first byte of the key <code>key\_byte</code>, the position of the byte <code>byte\_pos</code> and the <code>key\_byte\_val</code> flag (to assert that the byte is stable). Then, it has to set the second byte of the key, the position and so on. It must repeat this process until the 12 bytes of the key are completely loaded. Then, it has to set the pair of ciphertext character <code>ciphertext</code>, the <code>ctxt\_valid</code> flag (to assert that the ciphertext is stable) and the <code>upper\_lower</code> flag to specify if it wants the corresponding plaintext in upper or lower case. The module signals when the process is completed by setting the <code>ptxt\_ready</code> flag, then the user can read the plaintext at the <code>plaintext</code> port. It has to repeat this process until the ciphertext is completely deciphered.

#### SYNTHESIS RESULT AND STATIC TIMING ANALYSIS

I discuss the synthesis result in terms of resources employed over the target device and the summary of the timing analysis, also making a comparison between the version without virtual pins and the one with.

Starting from analyzing the summary of the *Analysis and Synthesis* section, it is possibile to notice that the number of total registers is 125:



The number of used registers I estimated from the code is 134, 9 more registers than Quartus counted. If the registers are counted by the code, the result is:

- 18 register for the InputLoading module.
- 97 register for the KeyLoading module.
- 8 register for the SubstitutionTable module.
- 11 register for CiphertextDecryptor module.

The number 125 can be obtained analyzing the Resource Utilization by Entity report:



What it's noticeable is that Quartus perform an optimization not assigning registers to the *substitution\_table* module. The remaining numbers are the same as I calculated earlier by looking at the code, except for the *CiphertextDecryptor* module, which has one less register.

So, if from the 134 registers are subtracted the 8 of the *substitution\_table* module, the result is 126, one register more than those calculated by Quartus. But, going to analyze the optimization aspects in more detail, particularly in the *Registers Statistics*, it is possibile to see that Quartus removed one register during the synthesis:



Quartus remove a register in the *CiphertextDecryptor* module, as has been noted previously: this is coherent with the design, because from the code I counted 11 registers for this module. Notice that, at the *Resource Utilization* report, Quartus used 10 registers (11 minus the one Quartus removed). So, the number of registers I calculated from code is coherent with the design optimized by Quartus.

Now I analyze the fitting results.

| Flow Summary                    |                                                |
|---------------------------------|------------------------------------------------|
| < <filter>&gt;</filter>         |                                                |
| Flow Status                     | Successful - Tue Jul 11 12:22:55 2023          |
| Quartus Prime Version           | 22.1std.1 Build 917 02/14/2023 SC Lite Edition |
| Revision Name                   | substitution_table_dec                         |
| Top-level Entity Name           | CiphertextDecryptor                            |
| Family                          | Cyclone V                                      |
| Device                          | 5CEBA2F17C7                                    |
| Timing Models                   | Final                                          |
| Logic utilization (in ALMs)     | 300 / 9,430 ( 3 % )                            |
| Total registers                 | 132                                            |
| Total pins                      | 44 / 128 ( 34 % )                              |
| Total virtual pins              | 0                                              |
| Total block memory bits         | 0 / 1,802,240 ( 0 % )                          |
| Total DSP Blocks                | 0 / 25 ( 0 % )                                 |
| Total HSSI RX PCSs              | 0                                              |
| Total HSSI PMA RX Deserializers | 0                                              |
| Total HSSI TX PCSs              | 0                                              |
| Total HSSI PMA TX Serializers   | 0                                              |
| Total PLLs                      | 0/4(0%)                                        |
| Total DLLs                      | 0 / 4 ( 0 % )                                  |

This image shows the summary of the resources used by the module after the fitting, without using the virtual pins. It is possibile to notice the low usage of resources, which is 3%, in relation to those available in the target. Also, pins used are the 34%.

If the virtual pins are used, the summary is the following:

| Flow Summary                    |                                                |
|---------------------------------|------------------------------------------------|
| < <filter>&gt;</filter>         |                                                |
| Flow Status                     | Successful - Thu Jul 13 16:40:34 2023          |
| Quartus Prime Version           | 22.1std.1 Build 917 02/14/2023 SC Lite Edition |
| Revision Name                   | substitution_table_dec                         |
| Top-level Entity Name           | CiphertextDecryptor                            |
| Family                          | Cyclone V                                      |
| Device                          | 5CEBA2F17C7                                    |
| Timing Models                   | Final                                          |
| Logic utilization (in ALMs)     | 324 / 9,430 ( 3 % )                            |
| Total registers                 | 133                                            |
| Total pins                      | 1 / 128 ( < 1 % )                              |
| Total virtual pins              | 43                                             |
| Total block memory bits         | 0 / 1,802,240 ( 0 % )                          |
| Total DSP Blocks                | 0 / 25 ( 0 % )                                 |
| Total HSSI RX PCSs              | 0                                              |
| Total HSSI PMA RX Deserializers | 0                                              |
| Total HSSI TX PCSs              | 0                                              |
| Total HSSI PMA TX Serializers   | 0                                              |
| Total PLLs                      | 0 / 4 ( 0 % )                                  |
| Total DLLs                      | 0 / 4 ( 0 % )                                  |

It is possible to observe two main differences between the two reports:

- The resources usage, when virtual pins are used, is slightly higher.
- The number of register used is 133, one more register than the version without virtual pins.

The number of used pins, in both versions, is coherent with our expectations:

Rst\_n: 1 bit.Key\_byte: 8 bit.

- Byte\_pos: 4 bit.

Key\_byte\_val: 1 bit.Ciphertext: 16 bit.

- upper\_lower: 1 bit.

ctxt\_valid: 1 bit.ptxt\_ready: 1 bit.Plaintext: 8 bit.

error\_flag\_key: 1 bit.

error\_flag\_ciphertext: 1 bit.

43 total pins. If I also add the clock, it becomes 44 pins.

The observations on the registers are the same as for the model without virtual pins, except for the register removed from *CiphertextDecryptor* module.

For the Static Timing Analysis I have defined a timing constraints file (SDC.sdc) specifying a target frequency of 100MHz and defining a 10 nanoseconds period clock.



I'm going to analyze the results for both versions to see if there are differences between them.

I defined minimum and maximum input delay for the listed input ports (10% and 20% respectively) and minimum and maximum output delay for the listed output ports (10% and 20% respectively). The frequencies obtained during the slow tests (85C and 0C), for the version without virtual pins, are reported below:





It is observable that the obtained frequencies meet the requirements even in the worst case (on the left), with a frequency equal to 105.09 MHz, and up to 105.15 MHz with a much lower temperature (on the right). For the version with virtual pins, the frequencies obtained are:





Notice that the Fmax increase in both case: in the model with higher temperature, it goes from 105.09 to 117.29; in the model with lower temperature, it goes from 105.15 to 117.63. So, the virtual pins better suits with the design as they increase the maximum frequency decreasing paths delay.