|  |  |  |
| --- | --- | --- |
| **Physical category** | | |
| Design Stage | Description | Value |
| P&R | Number of DRC violation (ex: 0)  (Verify -> Verify Geometry…) |  |
| Number of LVS violation (ex: 0)  (Verify -> Verify Connectivity…) |  |
| Core area (um2) |  |
| Die area (um2) |  |
| Post-layout  Simulation | Cycle time for Post-layout Simulation  (ex. 10ns) |  |
| Post-layout Simulation Time for tb0 |  |
| Post-layout Simulation Time for tb1 |  |
| Post-layout Simulation Time for tb2 |  |
| Post-layout Simulation Time for tb3 |  |