### I<sup>2</sup>S to PCM Converter Board V2.0 User's Guide

By Ian Jin and Zsolt Vadaszi Ver. 1.1

### A. Descriptions

Many people still like the sound of traditional MULTIBIT audio DACs, such as AD1865/62, PCM1704/02, PCM63, TDA1541/A, and many others, because they convert digital music into analog in a different way than popular DELTA-SIGMA DACs.

However, most of those MULTIBIT DACs were designed having to work with digital filter chip through an interface we called "PCM", which transmits left and right data simultaneously. In this case, the problem would be that the sound quality and the maximum Fs of MULTIBIT DACs can be limited by the performance of the hardware based over sampling digital filter chip due to the low internal calculating accuracy, the resource saving interpolating algorithm, and the old higher jitter hardware technology.

In order to boost the sound quality by introducing low jitter technology and to play higher Fs music, we need to get rid of the limitation of that digital filter chip by driving the MULTIBIT DAC from higher performance software base real-time up-sampling filter or high Fs music stream directly. So, we need a jitter optimized device to run MULTIBIT DAC at NOS mode from an I<sup>2</sup>S bus.

This I<sup>2</sup>S to PCM converter board was developed exactly for this purpose under the requirement of audiophiles.

#### B. Features

- 1. Support 16,18,20,24 bit PCM format output
- 2. Accept 16 to 32bit I<sup>2</sup>S input signals with SCK from 32\*Fs to 64\*Fs
- 3. Pure NOS mode with bit-perfect format converting
- 4. High speed design capable for 384KHz Fs with maximum MCLK up to 100MHz
- 5. Support PCM63,AD1865,AD1862,PCM1704,PCM1702,TDA1541/A and many other classical MULTIBIT DACs
- 6. Support TDA1541/A working at offset binary mode
- 7. Jumper selectable full-speed mode and half-speed mode
- 8. L,R simultaneous timing, launching D/A conversion at same latching edge to eliminate L/R phase difference
- 9. In order to reduce DAC noise floor, bit clock can be stopped after data shifted into DAC (default)
- 10. Delayed falling edge of latch enable signal (LLLR) applied to stop clock mode
- 11. Support dual mono DAC configuration
- 12. Jitter optimized synchronize logic architecture with last stage high speed low noise re-clocking flip-flops driven by original MCLK
- 13. With same physical dimensions, it can be assembled stacking on top of the FIFO clock board to save space

#### C. Principles

I<sup>2</sup>S to PCM converter board accepts standards I<sup>2</sup>S signals as input. SCK range can be 32\*Fs to 64\*Fs. Effective data length can be 16 to 24 bit. MCLK of the I<sup>2</sup>S is required as well. MCLK range can be 128\*Fs to 2048\*Fs.

Data length of PCM output can be 16, 18, 20 and 24 bit according to corresponding jumper settings. Frequency of CLK can be set as same as SCK which is full-speed mode (default) or SCK/2 which is half-speed mode.

At STOP CLOCK mode (default), CLK starts at MSB and stops at LSB, it will keep low for the rest of time to silence the PCM interface more. Data will be shifted into DAC register at rising edge of CLK. In order to launch the DAC conversion at a quiet moment, the falling edge of LLLR will be delayed for two clock cycles after CLK stops.



FULL SPEED MODE PCM OUTPUT SIGNALS, n=24 or 20 or 18 or 16

#### Input and output waveform at full-speed mode (default)



Input and output waveform at half-speed mode

# D. Block diagrams



# E. Layout and Dimensions (in mm)





(Bottom side)

# F. Connectors

| Connector                 | Description                                                              | Notes                                                                                                                                    | Туре           | Comments                                                    |
|---------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------|
| J4                        | MCLK<br>input                                                            | MCLK of I <sup>2</sup> S source,<br>Frequency range:128*Fs – 2048*Fs                                                                     | U.FL           | 3.3V LVTTL logic level                                      |
| J3                        | $I^{2}S$ input<br>2 – SCK<br>4 – WS<br>6 – SD<br>1,3,5,7 – GND           | Connecting to I <sup>2</sup> S source                                                                                                    | 7P<br>PH2.0mm  | 3.3V LVTTL<br>logic level<br>Tolerance with<br>5V TTL logic |
| J16,J17,J18               | Optional I <sup>2</sup> S input in U.FL connectors                       | Functional equivalent to J3, just as alternative for better signal quality                                                               | U.FL           | Optional                                                    |
| J6                        | DC input<br>1 – GND<br>2 – Vcc                                           | Voltage Range: 4V-6V<br>Maximum working current : 50mA                                                                                   | 2P<br>PH2.0mm  | Need low<br>noise power                                     |
| J7                        | PCM output 2 - CLK 4 - LLLR 6 - DLn 7 - DL 9 - DR 10 - DRn 1,3,5,8 - GND | CLK: Data clock LLLR: Latch enable for both left and right DL: Left data DLn: Inverted left data DR: Right daga DRn: Inverted right data | 10P<br>PH2.0mm | 3.3V LVTTL<br>logic level                                   |
| J8,J9,J10,<br>J11,J12,J13 | PCM output in U.FL connectors                                            | Functional equivalent to J7, just for better signal quality                                                                              | U.FL           | Optional, but recommended                                   |
| J14,J15                   | Additional LLLR and CLK in U.FL for dual mono configuration              | Functional equivalent to J9 and J8, But come from separate matching resistors                                                            | U.FL           | Optional, but recommended                                   |

# G. Jumper settings

| Jumper                     | Descriptions               | Settings                     | Functions                              | Comments                             |
|----------------------------|----------------------------|------------------------------|----------------------------------------|--------------------------------------|
| J18BIT<br>J20BIT<br>J24BIT | PCM data<br>length setting | J18BIT jumped only           | 18 bit PCM output                      |                                      |
|                            |                            | J20BIT jumped only           | 20 bit PCM output                      |                                      |
|                            |                            | J24BIT jumped only (default) | 20 bit PCM output                      |                                      |
|                            |                            | All three keep open          | 16 bit PCM output                      |                                      |
|                            |                            | All other settings           | Invalid                                | Avoid                                |
| JHALF                      | Full/Half speed            | Open (default)               | Full-speed                             | Preferred                            |
| (IO5 & IO6)                | mode setting               | Jumped                       | Half-speed                             | Only for low speed DAC               |
| JOB                        | Output format setting      | Open (default)               | Two's complement                       | Apply for most of DACs               |
|                            |                            | Jumped                       | Offset binary                          | For TDA1541/A only                   |
| STOP or                    |                            | Open (default)               | STOP CLK mode                          |                                      |
| JCONT                      | continuous<br>CLK mode     | Jumped                       | Continuous CLK mode                    | Not recommended<br>/For PCM1702 only |
|                            | Optional CLK extension     | Open (default)               | Disable                                |                                      |
| JTAIL                      |                            | Jumped                       | Add two more clocks before CLK stopped | For PCM1704 only                     |
| JLEAD                      | Optional<br>warm-up<br>CLK | Open (default)               | Disable                                |                                      |
|                            |                            | Jumped                       | Add one more clock before CLK starts   | Not recommended                      |

# H. LED indicators

| Jumper           | Descriptions                  | Notes                                                                                                |
|------------------|-------------------------------|------------------------------------------------------------------------------------------------------|
| PWR              | Power indicator               | 'On' indicates the board is powered                                                                  |
| AUX              | MCLK status at start up       | 'Off' indicates no MCLK signal after power up<br>(Will not back to off if the MCLK is gone later on) |
| l <sup>2</sup> S | I <sup>2</sup> S input status | 'On' indicates I <sup>2</sup> S input signals are good                                               |

# I. Possible jumper settings for MULTIBIT DACs

| DACs                | Full-speed mode jumper settings                                                       | Half-speed mode jumper settings |
|---------------------|---------------------------------------------------------------------------------------|---------------------------------|
| AD1865              | 101-2                                                                                 | 101-2                           |
| AD1862              | 101-2                                                                                 | 101-2                           |
| PCM1704             | 101-2                                                                                 | 101-2                           |
| PCM63               | 101-2                                                                                 | 101-2                           |
| PCM58               | 101-2<br>103-4<br>JHALF<br>JOBB • • • JTAIL<br>JCONT • • J24BIT • • J20BIT • • J18BIT | 101-2                           |
| TDA1541<br>TDA1541A | 101-2                                                                                 | 101-2                           |

| DACs    | Full-speed mode jumper settings                                                | Half-speed mode jumper settings                                               |  |  |
|---------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|
|         |                                                                                |                                                                               |  |  |
|         |                                                                                |                                                                               |  |  |
| PCM1702 |                                                                                |                                                                               |  |  |
| . 6     | 101-2<br>103-4<br>JHALF<br>JOB<br>JTAIL<br>JCONT<br>J24BIT<br>J20BIT<br>J18BIT | 101-2<br>103-4<br>JHALF<br>JOB<br>JLEAD<br>JTAIL<br>JCONT<br>J24BIT<br>J20BIT |  |  |

# J. How to Integrate I<sup>2</sup>S to PCM converter board into DAC system



Integrated with USB or other I<sup>2</sup>S source directly



Integrated with USB or other I<sup>2</sup>S source through FIFO KIT

# K. Possible connections to some typical NOS MULTIBIT DACs



AD1865 DAC



AD1865 differential mono block DAC



PCM1704 mono block DAC



PCM1704 differential dual mono block DAC



TDA1541/A DAC



TDA1541/A differential mono block DAC



PCM63/PCM58/PCM1702 mono block DAC



PCM63/PCM58/PCM1702 differential dual mono block DAC

## L. Application Notes and Tips

- 1. Though the I<sup>2</sup>S to PCM converter board works with most of standard I<sup>2</sup>S sources, including a FIFO KIT with low jitter clock into system is still highly recommended to optimize sound quality. Clock board should be placed as close as possible to the converter board.
- 2. Half-speed mode was specially designed to run some old MULTIBIT DACs at higher Fs. If both half-speed mode and full-speed mode work for your DAC in your application, please choice the full-speed for more silence time on PCM signal.
- 3. Please note that the minimal frequency of MCLK is limited to 128\*Fs. If you want to run 384KHz Fs, the MCLK has to be 49.152MhzMHz or 98.304MHz, and so on.
- 4. The maximum BCK or CLK frequency of your DAC may limit the highest Fs of your system. Some of those DAC can be over clock a little bit, but it would be highly up to specific DAC chips, your system design, layout, power supply and the clock signal quality.
- 5. This I<sup>2</sup>S to PCM converter board was designed running MULTIBIT NOS DACs in an innovative way for last drop of juice. New technologies were introduced to maximize the sound quality, such as stopping clock and delayed latching enable. Although we confirmed AD1865, PCM1704 and TDA1541/A running perfectly with it, but I still couldn't guarantee it works with all kind of old MULTIBIT DACs.
- 6. Jumpers of continuous clock, lead clock and tail clock were reserved for some special case or debugging purpose. They are not recommended for normal applications.
- 7. For better signal quality, U.FL cables are recommended connecting to DAC. Please use cables with same length for dual mono configuration to reduce the skew between channels.
- 8. The on-board low noise LDO is LP5900SD-3.3/NOPB. VIN, GND and 3.3V VOUT pins are reserved for external regulator. Please disassemble the LP5900 in advance if you want to use the external low noise regulator.
- 9. You can also run this I<sup>2</sup>S to PCM board by a 3.2V LifePO4 battery cell. By shorting VIN and VOUT with a jumper, you can feed the battery power directly from DC input J6.
- 10. The logic level of all output signals of this I<sup>2</sup>S to PCM board is 3.3V LVTTL. Though all of 5V DACs we tested allow LVTTL levels on their digital inputs, you have to make sure yours too: in your DAC data sheet check if digital input VIH (High) minimum level is +2.0V.
- 11. Names of I<sup>2</sup>S signals in this document are from 'I<sup>2</sup>S bus specification'. Other possible names may apply to same signals.

| Signal descriptions | Signal names in this Document | Other possible signal names |
|---------------------|-------------------------------|-----------------------------|
| Master clock        | MCLK                          | SCK                         |
| Bit clock           | SCK                           | вск                         |
| Word clock          | ws                            | LR, LRCK                    |
| Serial data         | SD                            | DATA,DIN                    |

# M. Picture of I<sup>2</sup>S to PCM converter board



© 2013 Ian Jin. The firmware code embedded in the I<sup>2</sup>S to PCM Converter Board is the property of Ian Jin. You are granted a non-exclusive, non-transferable, non-sublicenseable, royalty-free right to use the I<sup>2</sup>S to PCM Converter Board solely for your own, non-commercial purposes. You may not distribute, sell, lease, transfer, modify, adapt, translate, reverse engineer, prepare derivative works of, decompile, or disassemble the software provided. All rights reserved.