## CYCLONE V GPU SCHEMATICS

| 1.0 - Initial draft                                                                       |  |  |
|-------------------------------------------------------------------------------------------|--|--|
| .1 - Replaced MAX5101 DAC with PCM5101A. Replaced wire-wound chokes with fixed inductors. |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |
|                                                                                           |  |  |

| PAGE | CONTENT                    |
|------|----------------------------|
| 1.   | INDEX                      |
| 2.   | DVI OUTPUT                 |
| 3.   | VGA OUTPUT                 |
| 4.   | 5V TO 3.3V BUS CONVERSION  |
| 5.   | CLOCK & FPGA CONFIGURATION |
| 6.   | FPGA CONNECTIONS           |
| 7.   | GPU BOARD PERIPHERALS      |
| 8.   | POWER SUPPLIES             |
| 9.   | DECOUPLING                 |
|      |                            |
|      |                            |

| TITLE:<br>Cyclon     | e V GPU        | REV: 1.0   |
|----------------------|----------------|------------|
| <b>○</b> E = = E 0.4 | Company: 10103 | Sheet: 1/1 |

**EasyEDA** 

Company: 10103

Drawn By: nockieboy









## Cyclone V FPGA

NOTE: Cyclone V A2 and A4 versions are pin-compatible and interchangeable on this PCB design.





U12.12 5CEBA2F17C6N

DNU DNU B2 DNU DNU

RREF\_TL

B4 B6 G3

G0 B3

G4

C16 Z80\_nCLK

B15 Z80\_nWR

D14

TITLE: Cyclone V GPU REV: 1.0 Company: 10103 Sheet: 1/1 GD EasyED 2020-06-19 Date: Drawn By: nockieboy





