## CYCLONE V GPU SCHEMATICS

| REVISIONS                                                                                  |
|--------------------------------------------------------------------------------------------|
| 1.0 - Initial draft                                                                        |
| 1.1 - Replaced MAX5101 DAC with PCM5101A. Replaced wire-wound chokes with fixed inductors. |
| 1.2 - Added decoupling and supply isolation for TFP410.                                    |
| 1.3 - Removed decoupling and supply isolation for TFP410. Added external memory.           |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |
|                                                                                            |

| PAGE | CONTENT                    |
|------|----------------------------|
| 1.   | INDEX                      |
| 2.   | DVI OUTPUT                 |
| 3.   | VGA OUTPUT                 |
| 4.   | 5V TO 3.3V BUS CONVERSION  |
| 5.   | CLOCK & FPGA CONFIGURATION |
| 6.   | FPGA CONNECTIONS           |
| 7.   | GPU BOARD PERIPHERALS      |
| 8.   | POWER SUPPLIES             |
| 9.   | DECOUPLING                 |
| 10.  | FPGA EXTERNAL MEMORY       |
|      |                            |

| TITLE: Cyclone V GPU |       |            |          |             | REV:   | 1.3 |
|----------------------|-------|------------|----------|-------------|--------|-----|
| <b>O</b> = ===       | Compa | ny: 10103  |          |             | Sheet: | 1/1 |
| <b>EasyEDA</b>       | Date: | 2020-10-20 | Drawn By | ı: nockiebo | ру     |     |
| 1                    |       | 5          |          |             |        |     |









Cyclone V FPGA NOTE: Cyclone V A2 and A4 versions are pin-compatible and interchangeable on this PCB design. U12.5 U12.1 5CEBA2F17C6N U12.12 5CEBA2F17C6N 5CEBA2F17C6N IO,RZQ\_1,(DIFFIO\_TX\_R1p,DIFFOUT\_R1p,DQ1R) IO,(DIFFIO\_TX\_L9p,DIFFOUT\_L9p,DQ1L)
IO,(DIFFIO\_TX\_L9n,DIFFOUT\_L9n) IO,PR\_REQUEST,(DIFFIO\_TX\_R1n,DIFFOUT\_R1n,DQ1R) DNU DNU IO, INIT\_DONE, (DIFFIO\_RX\_R2p, DIFFOUT\_R2p) L13 DNU DNU IO,(DIFFIO\_RX\_L10p,DIFFOUT\_L10p,DQ1L)
IO,(DIFFIO\_RX\_L10n,DIFFOUT\_L10n,DQ1L) IO,CRC\_ERROR,(DIFFIO\_RX\_R2n,DIFFOUT\_R2n) G3 IO,nCEO,(DIFFIO\_TX\_R3p,DIFFOUT\_R3p,DQ1R) RREF\_TL IO, (DIFFIO\_RX\_R4p, DIFFOUT\_R4p, DQ1R) IO, (DIFFIO\_TX\_L12p, DIFFOUT\_L12p, DIFFOUT\_L12p)
IO, (DIFFIO\_TX\_L12p, DIFFOUT\_L12p, DQ1L)
IO, (DIFFIO\_TX\_L13p, DIFFOUT\_L13p, DQ1L)
IO, (DIFFIO\_TX\_L13n, DIFFOUT\_L13n, DQ1L)
IO, (DIFFIO\_TX\_L13n, DIFFOUT\_L13n, DQ1L)
IO, (DIFFIO\_RX\_L14p\_DIFFOUT\_L14p\_DQ1L)
IO, (DIFFIO\_RX\_L14p\_DIFFOUT\_L14p\_DQ1L)
IO IO, (DIFFIO\_RX\_R4n, DIFFOUT\_R4n, DQ1R) IO,DEV\_OE,(DIFFIO\_TX\_R5p,DIFFOUT\_R5p)
IO,DEV\_CLRn,(DIFFIO\_TX\_R5n,DIFFOUT\_R5n,DQ1R) IO, (DIFFIO\_RX\_R6p, DIFFOUT\_R6p, DQS1R) GND IO,(DIFFIO\_RX\_L14p,DIFFOUT\_L14p,DQ1L)
IO,(DIFFIO\_RX\_L14n,DIFFOUT\_L14n,DQ1L) IO, (DIFFIO\_RX\_R6n, DIFFOUT\_R6n, DQSn1R)
IO, (DIFFIO\_TX\_R7p, DIFFOUT\_R7p, DQ1R) IO, (DIFFIO\_RX\_L14II, DIFFOUT\_L14N, DQ1L)

IO, (DIFFIO\_RX\_L15p, DIFFOUT\_L15p)

IO, (DIFFIO\_RX\_L15n, DIFFOUT\_L15n)

IO, (DIFFIO\_TX\_L16p, DIFFOUT\_L16p, DQ1L)

IO, (DIFFIO\_TX\_L16n, DIFFOUT\_L16n, DQ1L) IO,(DIFFIO\_TX\_R7n,DIFFOUT\_R7n) H15 IO,(DIFFIO\_RX\_R8p,DIFFOUT\_R8p,DQ1R)
IO,(DIFFIO\_RX\_R8n,DIFFOUT\_R8n,DQ1R)

K15 DAC\_CLK
K16 B5 U12.2 U12.6 5CEBA2F17C6N IO, DATA8, (DIFFIO\_RX\_B1p, DIFFOUT\_B1p, DQ1B) IO,CLK6p,(DIFFIO\_RX\_R9p,DIFFOUT\_R9p) < IO,CLK6n,(DIFFIO\_RX\_R9n,DIFFOUT\_R9n) IO,DATA6,(DIFFIO\_RX\_B1n,DIFFOUT\_B1n,DQ1B) IO, (DIFFIO\_TX\_R10p, DIFFOUT\_R10p, DQ2R) IO, DATA7, (DIFFIO\_TX\_B2p, DIFFOUT\_B2p, DQ1B)  $\overline{SD}$  D2 IO, DATA5, (DIFFIO\_TX\_B2n, DIFFOUT\_B2n) IO, (DIFFIO\_TX\_R10n, DIFFOUT\_R10n, DQ2R) IO,DATA12,(DIFFIO\_RX\_B3p,DIFFOUT\_B3p,DQS1B) IO, (DIFFIO\_RX\_R11p, DIFFOUT\_R11p, DQ2R) SD\_CLK Z80\_nRES IQDATA10, (DIFFIO\_RX\_B3n, DIFFOUT\_B3n, DQSn1B) IO, (DIFFIO\_RX\_R11n, DIFFOUT\_R11n, DQ2R) IO, FPE\_BR\_CLKOUTO, FPLL\_BR\_CLKOUTD, FPLL\_BR\_FB, (DIFFIO\_TX\_R12p, DIFFOUT\_R12p, DQ2R) IO, DATA11, (DIFFIO\_TX\_B4p, DIFFOUT\_B4p) SD\_D0 C16 Z80\_nCLK IO,FPLL\_BR\_CLKOUT1,FPLL\_BR\_CLKOUTn,(DIFFIO\_TX\_R12n,DIFFOUT\_R12n,DQ2R) ₹ IO,DATA9,(DIFFIO\_TX\_B4n,DIFFOUT\_B4n,DQ1B) JO,CLKUSR,(DIFFIO\_RX\_B5p,DIFFOUT\_B5p,DQ1B) 🗲 IO, (DIFFIO\_RX\_R13p, DIFFOUT\_R13p, DQS2R) A3 A1 O,DATA14,(DIFFIO\_RX\_B5n,DIFFOUT\_B5n,DQ1B) IO, (DIFFIO\_RX\_R13n, DIFFOUT\_R13n, DQSn2R) B15 Z80\_nWR IO,DATA15,(DIFFIO\_TX\_B6p,DIFFOUT\_B6p,DQ1B) IO, (DIFFIO\_TX\_R14p, DIFFOUT\_R14p) A2 A11 IO, (DIFFIO\_TX\_R14n, DIFFOUT\_R14n, DQ2R) IO, DATA13, (DIFFIO\_TX\_B6n, DIFFOUT\_B6n, DQ1B) IO,PR\_ERROR,(DIFFIO\_RX\_B7p,DIFFOUT\_B7p) IO, (DIFFIO\_RX\_R15p, DIFFOUT\_R15p, DQ2R) A8 R3 IO,PR\_DONE, (DIFFIO\_RX\_B7n, DIFFOUT\_B7n) IO, (DIFFIO\_RX\_R15n, DIFFOUT\_R15n, DQ2R) IO, (DIFFIO\_TX\_R16p, DIFFOUT\_R16p, DQ2R)
IO, (DIFFIO\_TX\_R16n, DIFFOUT\_R16n) IO,(DIFFIO\_TX\_B8p,DIFFOUT\_B8p,DQ1B)
IO,PR\_READY,(DIFFIO\_TX\_B8n,DIFFOUT\_B8n,DQ1B) U12.7 U12.3 IO,CLK10p,(DIFFIO\_RX\_T17p,DIFFOUT\_T17p) F10 IO,CLK10n,(DIFFIO\_RX\_T17n,DIFFOUT\_T17n) IO, (DIFFIO\_TX\_B17p, DIFFOUT\_B17p, DQ2B) IO, (DIFFIO\_TX\_B17n, DIFFOUT\_B17n) IO, (DIFFIO\_TX\_T18p, DIFFOUT\_T18p, DQ1T) IO,(DIFFIO\_RX\_B18p,DIFFOUT\_B18p,DQ2B) IO, (DIFFIO\_TX\_T18n,DIFFOUT\_T18n,DQ1T) A14 Z80\_nIORQ IO, (DIFFIO\_RX\_B18n, DIFFOUT\_B18n, DQ2B) IO, (DIFFIO\_RX\_T19p, DIFFOUT\_T19p, DQ1T) IO,(DIFFIO\_RX\_B19p,DIFFOUT\_B19p,DQS2B)
IO,(DIFFIO\_RX\_B19n,DIFFOUT\_B19n,DQSn2B) IOG IO, (DIFFIO\_RX\_T19n, DIFFOUT\_T19n, DQ1T) IO,(DIFFIO\_TX\_T20p,DIFFOUT\_T20p,DQ1T)
IO,(DIFFIO\_TX\_T20n,DIFFOUT\_T20n,DQ1T) IO, (DIFFIO\_TX\_B20p, DIFFOUT\_B20p) IO,(DIFFIO\_TX\_B20n,DIFFOUT\_B20n,DQ2B)
O,FRUL\_BL\_CLKOUTO,FPLL\_BL\_CLKOUTp,FPLL\_BL\_FB,(DIFFIO\_TX\_B21p,DIFFOUT\_B21p,DQ2B) IO, (DIFFIO\_RX\_T21p, DIFFOUT\_T21p, DQS1T) PO,(DIFFIO\_RX\_T21n,DIFFOUT\_T21n,DQSn1T)
IO,(DIFFIO\_TX\_T22p,DIFFOUT\_T22p) IO,FPLL\_BL\_CLKOUT1,FPLL\_BL\_CLKOUTn, (DIFFIO\_TX\_B21n, DIFFOUT\_B21n, DQ2B) IO,(DIFFIO\_RX\_B22p,DIFFOUT\_B22p,DQ2B)
IO,(DIFFIO\_RX\_B22n,DIFFOUT\_B22n,DQ2B) IO, (DIFFIO\_TX\_T22n, DIFFOUT\_T22n, DQ1T) IO,(DIFFIO\_RX\_T23p,DIFFOUT\_T23p,DQ1T) IO,CLK1p,(DIFFIO\_RX\_B23p,DIFFOUT\_B23p) IO, (DIFFIO\_RX\_T23n, DIFFOUT\_T23n, DQ1T) IO,CLK1n,(DIFFIO\_RX\_B23p,DIFFOUT\_B23p) R9
IO,(DIFFIO\_TX\_B24p,DIFFOUT\_B24p,DQ2B) R10
IO,(DIFFIO\_TX\_B24n,DIFFOUT\_B24n,DQ2B) T10 IO, (DIFFIO\_TX\_T24p, DIFFOUT\_T24p, DQ1T) IO,RZQ\_2,(DIFFIO\_TX\_T24n,DIFFOUT\_T24n) U12.8 U12.4 5CEBA2F17C6N 5CEBA2F17C6N IO,CLK9p,(DIFFIO\_RX\_T25p,DIFFOUT\_T25p) F8
IO,CLK9n,(DIFFIO\_RX\_T25n,DIFFOUT\_T25n) A8
IO,(DIFFIO\_TX\_T26p,DIFFOUT\_T26p,DQ2T)
IO,(DIFFIO\_TX\_T26n,DIFFOUT\_T26p,DQ2T)
B8 IO,RZQ\_0,(DIFFIO\_TX\_B25n,DIFFOUT\_B25n)
IO,(DIFFIO\_RX\_B26p,DIFFOUT\_B26p,DQ3B) IO, (DIFFIO\_RX\_T27p, DIFFOUT\_T27p, DQ2T) IO, (DIFFIO\_RX\_B26n, DIFFOUT\_B26n, DQ3B) IO,(DIFFIO\_RX\_B27p,DIFFOUT\_B27p,DQS3B) L10 LO,(DIFFIO\_RX\_B27n,DIFFOUT\_B27n,DQSn3B) N14 IO,(DIFFIO\_RX\_T27n,DIFFOUT\_T27n,DQ2T)
IO,FPLL\_TL\_CLKOUTO,FPLL\_TL\_CLKOUTp,FPLL\_TL\_FB,(DIFFIO\_TX\_T28p,DIFFOUT\_T28p,DQ2T) IO, (DIFFIO\_TX\_B28p, DIFFOUT\_B28p)

M14

M13 IO,FPLL\_TL\_CLKOUT1,FPLL\_TL\_CLKOUTn,(DIFFIO\_TX\_T28n,DIFFOUT\_T28n,DQ2T) IO,(DIFFIO\_RX\_T29p,DIFFOUT\_T29p,DQS2T)
IO,(DIFFIO\_RX\_T29n,DIFFOUT\_T29n,DQSn2T) IO, (DIFFIO\_TX\_B28n, DIFFOUT\_B28n, DQ3B) P13
IO, (DIFFIO\_TX\_B29p, DIFFOUT\_B29p, DQ3B) 10,(DIFFIO\_TX\_B29n,DIFFOUT\_B29n,DO3B) P14
10,(DIFFIO\_TX\_B29n,DIFFOUT\_B29n,DO3B) M11 IO,(DIFFIO\_TX\_T30p,DIFFOUT\_T30p) IO, (DIFFIO\_RX\_B30p, DIFFOUT\_B30p, DQ3B) 10,(DIFFIO\_1X\_130n,DIFFOU1\_130n,DQ21) IO, (DIFFIO\_RX\_B30n,DIFFOUT\_B30n,DQ3B) M12 IO,(DIFFIO\_RX\_T31p,DIFFOUT\_T31p,DQ2T)

B7 IO,(DIFFIO\_RX\_B30N,DIFFOUT\_B30N,DQ3B)
IO,CLK2p,(DIFFIO\_RX\_B31p,DIFFOUT\_B31p)
IO,CLK2n,(DIFFIO\_RX\_B31n,DIFFOUT\_B31n)
IO,(DIFFIO\_TX\_B32p,DIFFOUT\_B32p,DQ3B)
IO,(DIFFIO\_TX\_B32p,DIFFOUT\_B32p,DQ3B)
IO,(DIFFIO\_TX\_B32p,DIFFOUT\_B32p,DQ3B) IO, (DIFFIO\_RX\_T31n, DIFFOUT\_T31n, DQ2T) IO, (DIFFIO\_TX\_T32p, DIFFOUT\_T32p, DQ2T)
IO, (DIFFIO\_TX\_T32n, DIFFOUT\_T32n)

C3 DDR1\_CSr
C4 DDR\_CKn IO, (DIFFIO\_TX\_B32n, DIFFOUT\_B32n, DQ3B) TITLE: Cyclone V GPU **REV:** 1.0 Company: 10103 Sheet: 1/1 GD EasyEDA 2020-06-19 Date: Drawn By: nockieboy







