

### **❖** Abstract

In this assignment, a static complementary metal-oxide semiconductor-based 2 to 4 bit decoder is introduced (CMOS). The gate level diagram is created using the Boolean Expression as a foundation, the truth table and gate level circuit of the decoder have first been presented. The Stick Diagram of the Circuit, which is derived from the CMOS Implementation Diagram, serves as the framework for the Microwind Design Layout. Microwind simulations at 120 nm demonstrate how the various observed parameters change depending on the input.

### **❖** INTRODUCTION TO LINE DECODERS

A decoder is a multiple-input, multiple-output logic circuit that changes coding from input to output, when the input and output codes are different. In most cases, the input code is less than the output code in terms of bits, and the words of the input code are mapped exactly onto the words of the output code.

## Binary decoder

Binary decoder has n-bit input lines and 2 power n output lines. It can be 2-to-4, 3-to-8 and 4-to-16 line configurations. Binary decoder can be easily constructed using basic logic gates. 2 to 4 decoder can be easily implemented with structural and behavioral modelling.



## **❖** Find out the optimized Boolean equation (If not given).

D0 = A0'.A1'

D1 = A0'.A1

D2 = A0.A1'

D2 = A0.A1

## **\*** Draw the optimized gate level circuit diagram.



### Truth Table for 2 to 4 Decoder

In this type of decoders, decoders have two inputs namely A0, A1, and four outputs denoted by D0, D1, D2, and D3. As you can see in the following truth table – for every input combination, one o/p line is turned on.



# **\*** Find an equivalent CMOS inverter circuit.



### ❖ In Microwind **CMOS inverter circuit**.





❖ For CMOS/MOS implementation, what input patterns give the lowest output resistance when the output is low? What is the value of that resistance? Ans.

## <u>Lowest output Resistance</u>

Here we are considering R=20K For, VOH only PMOS is consider

| No | NO. of transistor is<br>ON | Active Transistor | Resistance |
|----|----------------------------|-------------------|------------|
| 1. | 2                          | $A_0$ - $A_1$     | 10K        |

For VOH when transistor  $A_0$  - $A_1$  are on low

❖ For CMOS/MOS implementation, what input patterns give the lowest output resistance when the output is high? What is the value of that resistance?

For VOL, only NMOS is consider,

| No | NO. of transistor | Active Transistor  | Resistance |
|----|-------------------|--------------------|------------|
|    | is ON             |                    |            |
| 1  | 1                 | A <sub>0</sub> ,A1 | 20K        |
| 2  | 2                 | A <sub>0</sub> ,A1 | 10k        |

For VOL when transistor C-A-B are on lowest output resistance is achieved.

| <b> </b>      | As length and width of cell                       |
|---------------|---------------------------------------------------|
| 1/4           | As length and width of cell<br>trunsists are Sume |
|               | Let, wirth of transistag is w and length is L.    |
| $\rightarrow$ | equivulent (w/) Rus puscullel A-A1                |
|               | ( L) eq (AILAI) = (W/L)AO + (W/L)AI               |
|               | = 2 ( W <sub>L</sub> )                            |
|               | equivalent (W/) BOS Series An-As                  |
|               | equivilent (/L)                                   |
|               | (w) eq (An-As) =                                  |
|               | 1 + (h)                                           |
|               | - 9 W                                             |
|               | *                                                 |

# **❖** Draw the transistor level schematic for CMOS/MOS implementation.



# **\*** State the various level of VOL corresponding to various transistor statuses.

| class | $A_0$ | $A_1$ | $(W/L)_n$           | $V_{\mathrm{out}}$ |
|-------|-------|-------|---------------------|--------------------|
|       |       |       | equaion             |                    |
| 1     | OFF   | OFF   | No                  | 0                  |
| 2     | ON    | OFF   | (W/L) <sub>n</sub>  | $V_{0L1}$          |
| 3     | OFF   | ON    | (W/L) <sub>n</sub>  | $V_{0L2}$          |
| 4     | ON    | ON    | 2(W/L) <sub>n</sub> | $V_{\mathrm{OL3}}$ |

# Stick Diagram

• Blue: Metal.

• Red: Polysilicon.

Green: N+ diffusion.Yellow: P+ diffusion.

Black: Contacts.

# Stick Diagram

# Stick diagramfor D0 and D1 is given below





## Layout





### **❖** Simulation:





## **❖** Measure the rise time, fall time, propagation delay and other parameters.

```
Rise time T_{LH}=22 psFall time T_{HL}=5 ps 
Propagation delay = (T_{LH}+T_{HL})/2=27/2=13.5 ps
```

## Applications of Decoder

- Robotic Vehicle with Metal Detector
- Decoder involve in the making of various electronic projects.
- It is used in high-performance memory- decoding or data-routing applications requiring very short propagation delay times.
- They are used in code conversions like binary to decimal, like the 2 to 4 decoder.
- It is used in data distribution as in de-multiplexing.

#### Conclusion

In this assignment, a static complementary metal-oxide semiconductor-based 2 to 4 bit decoder is introduced (CMOS). The gate level diagram is created using the Boolean Expression as a foundation. For the reader's benefit, the truth table and gate level circuit of the decoder have first been presented. The Stick Diagram of the Circuit, which is derived from the CMOS Implementation Diagram, serves as the framework for the Microwind Design Layout. Microwind simulations at 120 nm demonstrate how the various observed parameters change depending on the input. The following observations have been made as well

- As the width of pMOS increases fall time decreases
- As the width of nMOS increases rise time decreases