```
\rightarrow select the bast one. (2 * 35 = 70)
```

- 1. Which of the following hazards is NOT introduced by the pipeline technique?
- A. Structure Hazard
- B. Exception Hazard
- C. Data Hazard
- D. Control Hazard

(B)

- 2. For a RISC-V processor that implements precise exceptions and runs in M-mode (machine mode), which one of the following statements is wrong?
- A. Instructions before the faulting instruction can complete
- B. Instructions after the faulting instruction might be restarted later
- C. Address of the instruction that caused the exception will be written to the mtvec register
- D. The <u>mtval</u> register can be used to store exception-specific information like the faulting virtual address

(C)

3.

3. 【单选题】

In the following code segments, which one would benefit most from loop unrolling?

```
A. for (i=0; i<100; i=i+1 ) {
    Sum = Sum + A[i]
}
```

```
B. for (i=0; i<100; i=i+1 ) {
    C[i] = A[i] + B[i]
}</pre>
```

```
C. for (i=0; i<100; i=i+1 ) {
    C[i] = A[i-1] + B[i-1]
}</pre>
```

```
D. for (i=0; i<100; i=i+1 ) {
    C[i] = C[i-1] + B[i]
}</pre>
```

4. Consider a program with the following six consecutive RISC-V instructions. Which of the following execution order is incorrect?

13: LD 
$$x_2$$
, 32(x8)

(B)

- 5. Which one of the following statements about dynamic scheduling is correct?
- A. With hardware-based speculation, instructions could be committed out of order
- B. Tomasulo algorithm introduces register renaming to minimize RAW hazards
- C. For Tomasulo algorithm, the instructions queue will watch CDB for operands
- D. Scoreboard algorithm can detect WAR/RAW hazards, but <u>can not</u> eliminate them (D)
- 6. Which one is not the category of the miss rate for the cache of single-core CPU?
- A. compulsory miss B. conflict miss C. coherency miss D. capacity miss Solution: (C)
- 7. Among choices below, which is the most effective way to reduce cache miss penalty for single-time memory access.
- A. Reducing block size
- B. Enlarging block size
- C. Reducing Cache total size
- D. Enlarging Cache total size

Solution: (A)

| 8. Which one of the following statements about cache optimization are incorrect below?                       |
|--------------------------------------------------------------------------------------------------------------|
| A. Larger block size reduces compulsory misses, but it also increase the miss penalty.                       |
| B. Increasing cache capacity can reduce miss rate.                                                           |
| C. Higher associativity will reduce power consumption.                                                       |
| D. Multilevel cache can reduce miss penalty.                                                                 |
| Solution: (C)                                                                                                |
|                                                                                                              |
| 9. Which one of the following statements about multiprocessors are incorrect below?                          |
| A. SMP architectures are also sometimes called UMA multiprocessors, arising from the fact that all           |
| processors have a uniform latency accessing memory.                                                          |
| <ul> <li>All processors in the NUMA architectures have local memory, and local memory is somewhat</li> </ul> |
| faster.                                                                                                      |
| C. Cache consistency defines the behavior of reads and writes to the same memory location, while             |
| D. A DSM multiprocessor is also called a NUMA because the access time depends on the location of             |
| a data word in memory.                                                                                       |
| (C)                                                                                                          |
|                                                                                                              |
| 10. Which sequence of instructions cannot use forwarding path to address all potential data hazards?         |
| A. ld x1, 0(x2) B. ld x1, 0(x2)                                                                              |
| and x6, x1, x7 sub x6, x2, x7                                                                                |
| C. add x1, x2, x3 D. add x1, x2, x3                                                                          |
| ld x4, 0(x1) sd x4, 12(x1)                                                                                   |
| (A) I                                                                                                        |
|                                                                                                              |
| 11. On handing exceptions, if the pipeline can be stopped so that the instruction issued before the          |
| faulting instruction complete and those after it can be restarted, then the pipeline is said to              |
| implement                                                                                                    |
| A. Asynchronous exceptions                                                                                   |
| B. Precise exceptions                                                                                        |
| C. Unordered exceptions                                                                                      |
| D. Imprecise exceptions                                                                                      |
| (B)                                                                                                          |
|                                                                                                              |
|                                                                                                              |

|               |                 |                |              |           | e 40 misses in th           |                    |                          |
|---------------|-----------------|----------------|--------------|-----------|-----------------------------|--------------------|--------------------------|
| misses in th  | e second-leve   | l cache. As    | sume the r   | niss pe   | nalty from the L            | 2 cache to men     | nory is 200 clock        |
| cycles, the I | nit time of the | L2 cache is    | s 10 clock c | cycles, t | he hit time of Li           | is 1 clock cycle   | e, and there are         |
| 1.5 memon     | references p    | er instructi   | ion. What is | s the av  | erage stall cycle           | es per instruction | on?                      |
| A. 6.6        | B. 5.4          | 4              | C. 11        |           | D. 15                       |                    |                          |
| (A)           |                 |                |              |           |                             |                    |                          |
| 10 (4/5)      | ala da a sandar |                |              |           | -d -e 16 6 3                |                    |                          |
|               | ch is the code  |                |              |           |                             |                    | Lord D1 A                |
| A. , P        | ush B           | B. Load<br>Add |              | C.        | Load R1, A<br>Add R3, R1, B | D.                 | Load R1, A<br>Load R2, B |
|               | dd d            | Stor           |              |           | Store R3, C                 |                    | Add R3, R1, R2           |
|               | op C            | 5001           |              |           | Store no, c                 |                    | Store R3, C              |
| (D)           | .,.             |                |              |           |                             |                    | 2.0.2.1.0, 2             |
|               |                 |                |              |           |                             |                    |                          |
| 14. Ai        | of the foll     | lowing a       | re types     | of da     | ta hazards e                | xcept              |                          |
| A. RA         | R               |                |              |           |                             |                    |                          |
| B. WA         | w               |                |              |           |                             |                    |                          |
| C. RA         | W               |                |              |           |                             |                    |                          |
| D. WA         | AR              |                |              |           |                             |                    |                          |
| (A)           |                 |                |              |           |                             |                    |                          |
| 15. Assu      | ime that the fo | ollowing co    | de is runni  | ng on a   | 5 stage pipeline            | ed CPU executin    | g RISC-V RV32I           |
| instruct      | ions with doub  | ole bump a     | nd all the f | orward    | ing path, which             | one of the follo   | wing is correct?         |
|               | sub R3, R2,     | R1             | ;[1          |           |                             |                    |                          |
|               | addi R5, R4,    | , 4            | ;12          |           |                             |                    |                          |
|               | add R6, R3,     | R5             | ;l3          |           |                             |                    |                          |
| A. Use t      | he forwarding   | path EX/N      | IEM ALUou    | t -> ALI  | J input port to s           | end I1.R3 to I3    |                          |
| B. Use t      | he forwarding   | path MEM       | /WB ALUo     | ut -> Al  | U input port to             | send I2.R5 to I3   |                          |
| C. Use t      | he forwarding   | path MEM       | /WB ALUo     | ut -> Al  | U input port to             | send I1.R3 to I3   | -                        |
| D. Use t      | he forwarding   | path MEM       | I/WB LDMI    | D-> ALI   | J input port to s           | end I2.R5 to I3    |                          |
| ( <u>C)</u>   |                 |                |              |           |                             |                    |                          |
|               |                 |                |              |           |                             |                    |                          |

- 16. Which one of the following is not correct?
- A. We called it a Write After Read (WAR) hazard if anti-dependence caused a hazard in the pipeline,
- B. Scoreboard Algorithm issue <u>a</u> instruction when no other active instruction has the same destination register to avoid WAW hazard.
- C. <u>Tomasulo</u> Algorithm can avoid true dependencies by using Reservation Stations and Common Data Bus.
- D. To avoid WAR and WAW hazards, register renaming by software or hardware can be done.

(C)

7

- 17. Which of the following techniques may get CPI (cycle per instruction) smaller than 1?
- A. Scoreboard
- B. Tomasulo
- C. Muitiple-issue
- D. Loop unrolling

(C)

18.

| P1: A=1;           | P2: B=1;           |  |
|--------------------|--------------------|--|
| ***                |                    |  |
| A=0;               | B=0;               |  |
| L1: if(B != 0) ··· | L2: if(A != 0) ··· |  |

Which of the memory consistency model can promise that two <u>IF</u> statements <u>can not</u> be true together?

- A. Sequential consistency
- B. Total store order
- C. Partial store order
- D. Weak order
- (A)
- 19. Which cache optimization technique can not reduce the miss rate?
- A. pipelined cache access
- B. larger block size
- C. large cache size
- D. higher associativity

(A)

20. Here is a blocked and unblocked version of C code to perform a matrix on a 256x256 matrix:

```
}
}
}
```

Suppose the size of the element in the matrix is 32bit and we execute the codes above on a processor with a 2KB fully associative data cache using the least recently <u>used(LRU)</u> replacement strategy. The cache block size is 64 bytes. What is the relative number of cache misses when running the blocked and unblocked version?

A. 2:17

B. 1:8

C. 1:17

D. 1:16

(A)

21. Assume a processor with a single level of cache and its ideal CPI equals 1. No instruction cache misses. 30% of instructions are data access. The data cache miss rate is 10%. The miss penalty is 20 clock cycles. What is the real CPI of the processor?

Y

A. 1.8

B. 2

C. 1.6

D. 1.2

(C)

```
22.
```

```
for (int <u>i</u> = 0; <u>i</u> < 524; <u>i</u>++) {

c[<u>i</u>] = a[<u>i</u>] + b[<u>i</u>];
}
```

Consider the code above, arrays a, b and c each have 524 8-byte-wide integer elements. Assume that a 64-bit-wide integer add instruction takes 1 clock cycle and a 512-bit-wide vector add instruction takes 4 clock cycles. How many clock cycles do we need to finish the above calculation using 512-bit-wide vector add instructions?

- A. 264
- B. 268
- C. 524
- D. 48
  - (A)
- 23. Which one of the following statement is not correct?

A. Write-allocate caches load the missing block into the cache on a write miss before anything else occurs.

- B. In general, write-back caches use write-allocate, and write-through caches use write-around.
- C. For write-through, read misses may result in memory writes.
- D. For write-back, the modified cache block is written to the main memory when it is replaced.

(c)

24. If the branch condition and target address are determined until the end of the EXE stage, what are the penalties when 1) the branch is taken and the predicted taken policy is used and 2) the branch is untaken, and the predicted untaken policy is used?

A. 2, 0

B. 2, 2

C. 3, 0

D. 3, 3

(A)

25. Which of the following states does not belong to the MESI protocol?

- A. Invalid
- B. Exclusive
- C. Outdated

D. Shared

(C)

| <ol><li>Which of the following is NOT an operat</li></ol> | ion of ID stage in the 5-stage pipelined CPU of RISC V?    |
|-----------------------------------------------------------|------------------------------------------------------------|
| A. A <- Regs[rs]                                          | B. B <- Regs[rt]                                           |
| C. ALUOutput <- A + IMM                                   | D. IMM <- sign-extended immediate field of IR              |
| (C)                                                       |                                                            |
|                                                           | 3 -                                                        |
| 27. Compared to fully associative cache, the              | advantage of direct mapped is                              |
| A. Smaller tag field takes less chip area                 | <ol> <li>Low rate of block conflict.</li> </ol>            |
| C. Small hit time & simple hardware.                      | D. High utilization of main memory.                        |
| (C)                                                       |                                                            |
|                                                           |                                                            |
| 28. The simplest way to reduce miss rate is to            | ncrease the block size. Larger blocks take advantage of    |
| and will reduce misse                                     | es. At the same time, larger blocks increase the miss      |
| penalty. Since they reduce the number of block            | s in the cache, larger blocks may increase conflict misses |
| and even capacity misses if the cache is small.           |                                                            |
| A. temporal locality, compulsory                          | B. spatial locality, compulsory                            |
| C. temporal locality, collision                           | <ul> <li>D. spatial locality, collision</li> </ul>         |
| (B)                                                       |                                                            |
|                                                           |                                                            |
| 29. TLB (Translation look-aside buffer) is actually a     | cache. If it's implemented as a full associated cache,     |
| which of the following statements is correct?             |                                                            |
| A. The tag in TLB correspondent to the virtual            | al page number in virtual address, and data line           |
| correspondent to the page offset,                         |                                                            |
|                                                           | al page number in virtual address, and data line           |
| correspondent to the physical page number.                | The second second                                          |
|                                                           | al page number in physical address, and data line          |
| correspondent to the virtual page number.                 |                                                            |
|                                                           | al page number in physical address, and data line          |
| correspondent to the page offset.                         |                                                            |
| (B)                                                       |                                                            |

| Virtual ad     | dress wide = 46 bi | ts, Memory physic    | al address wide  | = 36 bits, Page s | ize = 8KB. Cache capacity   |
|----------------|--------------------|----------------------|------------------|-------------------|-----------------------------|
|                |                    |                      |                  |                   |                             |
| =16KB.         |                    |                      |                  |                   |                             |
| If it's a dire | ect mapped cache   | , then tag in the 16 | KB cache is      | bits.             |                             |
| A. 25          | B.24               | C,23                 | D. 22            |                   |                             |
| (D)            |                    |                      |                  | 1                 |                             |
|                |                    |                      |                  |                   |                             |
| 31. Conside    | er the following d | escription of a me   | mory hierarchy.  |                   |                             |
| Virtual add    | ress wide = 46 bit | s, Memory physica    | al address wide  | = 36 bits, Page s | size = 8KB. Cache capacity  |
| If it's a 8-w  | ay physical addre  | ssed cache, then t   | ag in the 16KB o | ache is           | bits.                       |
| A. 25          | B.26               | C.27                 | D. 28            |                   |                             |
| (A)            |                    |                      |                  |                   |                             |
|                |                    |                      |                  |                   |                             |
| 32. Multip     | le-issue processo  | rs have two basic t  | ypes:            | and               | , the purpose of which      |
|                |                    |                      |                  |                   | technique using hardware    |
| to do haz      | ard detection, wi  | nile use             | compiler-base    | d approaches i    | using primarily software to |
| detect haz     | zard.              |                      |                  |                   |                             |
| A. Multipr     | ocessor, supersca  | alar; Superscalar, r | multiprocessor   |                   |                             |
| B, VLIW, s     | uperscalar; VLIW,  | , superscalar        |                  |                   |                             |
| C. Superso     | alar, VLIW; Supe   | rscalar, VLIW        |                  |                   |                             |
| D, superso     | alar, VLIW; VLIW   | , superscalar        |                  |                   |                             |
| (C)            |                    |                      |                  |                   |                             |
| 33. Conside    | r the following de | escription of a me   | mory hierarchy   |                   |                             |
|                |                    |                      |                  |                   | size = 8KB. Cache capacity  |
| =16KB.         |                    | ,, , ,,              |                  | ,                 |                             |
|                | al indexed and n   | hysical tagged can   | he then tag in   | a 2-way associa   | ative cache is bits.        |
| A. 26          | B.25               | C.24                 | D. 23            | a z-way associa   | ative edelle is bits.       |
|                | 0.23               | C.24                 | D. 23            |                   |                             |
| (D)            |                    |                      |                  |                   |                             |
|                |                    |                      |                  |                   |                             |

30. Consider the following description of a memory hierarchy.

- 35. For a shared memory multi-processor system, which statement on cache coherence is incorrect?
  - A. Using write invalidate cache coherence will need less memory bandwidth compared with write broadcast coherence.
  - B. Write invalidate cache coherence generate less bus and memory traffic than write broadcast.
  - C. Using write invalidate cache coherence will have longer latency from writing a shared variable to read it compared with write update.
  - D. Write broadcast uses spatial locality: only the first write to a block needs to broadcast to other processors.

(D)

```
二、(8)
```

We want to observe the following calculation:

```
for (int \underline{i} = 0; \underline{i} < 512; \underline{i}++) {
c[\underline{i}] = a[\underline{i}] * b[\underline{i}] + b[\underline{i}];
}
```

Arrays a, b, and c memory layout is displayed below (each has 512 4-byte-wide integer <u>elements</u>). The above calculation employs a for loop that runs through 512 iterations.

Assume a 32 Kbyte 4-way set associative cache. The miss penalty is 100 CPU cycles/access, and so is the cost of a write-back. The cache is a write-back on hits write-allocate on misses cache. Assume the number of cycles to execute a loop iteration with all cache hits is & clock cycles.

| Mem. address in bytes | Contents |
|-----------------------|----------|
| 0-2047                | Array a  |
| 2048-4095             | Array b  |
| 4096-6143             | Array c  |

- (1) If the cache line size is 16 bytes, what is the average number of cycles an average iteration will take? ( specify the cache miss situation)
- (2) If the cache line size is 64 bytes, what is the average number of cycles an average iteration will take? (specify the cache miss situation)
- (3) Assume the cache line size is 64 bytes. If the cache is direct-mapped and its size is reduced to 2048 bytes, what is the average number of cycles an average iteration will take? ( specify the cache miss situation)

### Solution:

(1) For every 4 sequential iterations, in the first iteration, c[i], a[j], b[j] will bring a cache miss, the later three iterations have no cache misses.

```
[(L + 100 + 100 + 100) + L + L + L]/4 = L + 75
Or
512L + (128 + 128 + 128) * 100 / 512 = L + 75, 512/4 = 128
```

(2) Each block have 16 elements, for every 16 sequential iterations, in the first iteration, c[i], a[i], b[i] will bring a cache miss, the later 15 iterations have no cache misses.

```
[(L + 100 + 100 + 100) + L* 15]/16 = L + 18.75
or
[512L + (32 + 32 + 32) * 100]/512 = L + 18.75 512/16 = 32
```

(3) Each block have 16 elements, but small cache leads to conflict between c[j], a[j], b[j] a[j] miss, b[j] miss replace a[j], c[j] write miss replaced b[j], next [a[i+1] miss again replace c[j] leads to c[j] write back.

```
C[0] - C[510] write back total 511 write back

[__(L + 100 + 100 + 100 )* 16 + 100 * 15] / 16 = __L + 393.75

Or

[512L + (100 + 100 + 100) * 512 + 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 100 * 10
```

三、(10)

Consider a single-issue pipeline that incorporates Scoreboard or hardware-based speculation and frees a reservation station upon result broadcast (not upon instruction dispatch). There is **Only** a single reservation station instruction issue, bus capture, and instruction dispatch are allowed in the same clock cycle. The latencies for add/sub, <u>mul</u>, and div instructions are 1 cycle, 10 cycles, and 40 cycles, respectively.

Please complete the following timeline table with expected cycles.

# Please complete the following timeline table with expected cycles,

# (1) Scoreboard approach

| instruction | operand    | issue | read operand | execution | write result |
|-------------|------------|-------|--------------|-----------|--------------|
| div         | x2, x3, x4 | 1     | 2            | 3-42      | 43           |
| mul         | x1, x5, x6 |       |              |           | 4            |
| add         | x3, x7, x8 |       |              |           |              |
| mul         | x1, x1, x3 |       |              |           |              |
| sub         | x4, x1, x5 |       |              |           |              |
| sub         | x1, x4, x2 |       |              |           |              |

I

## solution:

| instruction | operand    | issue | read operand | execution | write result |
|-------------|------------|-------|--------------|-----------|--------------|
| div         | x2, x3, x4 | 1     | 2            | 3-42      | 43           |
| mul         | x1, x5, x6 | 2     | 3            | 4-13      | 14           |
| add         | x3, x7, x8 | 3     | 4            | 5         | 6            |
| mul         | x1, x1, x3 | 14    | 15           | 16-25     | 26           |
| sub         | x4, x1, x5 | 15    | 27           | 28        | 29           |
| sub         | x1, x4, x2 | 30    | 31           | 32        | 33           |

| instruction | operand    | issue | execution | write result | commit |
|-------------|------------|-------|-----------|--------------|--------|
|             |            |       |           |              |        |
| div         | x2, x3, x4 | 1     | 2         | 42           | 43     |
| mul         | x1, x5, x6 |       |           |              |        |
| add         | x3, x7, x8 |       |           |              |        |
| mul         | x1, x1, x3 |       |           |              |        |
| sub         | x4, x1, x5 |       |           |              |        |
| sub         | x1, x4, x2 |       |           |              |        |

#### Solution:

| instruction | operand    | issue | execution | write result | commit |
|-------------|------------|-------|-----------|--------------|--------|
| div         | x2, x3, x4 | 1     | 2         | 42           | 43     |
| mul         | x1, x5, x6 | 2     | 3         | 13           | 44     |
| add         | x3, x7, x8 | 3     | 4         | 5            | 45     |
| mul         | x1, x1, x3 | 14    | 15        | 25           | 46     |
| sub         | x4, x1, x5 | 15    | 26        | 27           | 47     |
| sub         | x1, x4, x2 | 28    | 43        | 44           | 48     |

## 四、(10)

There is a distributed-memory multiprocessor with 3 processor nodes P0, P1, P2. Each processor node has a private direct-mapped cache with cache size of 4 blocks. The Cache status and data of P0, P1, P2, and the directory status of correspondence memory block are showed in the following figure. I, S, E, U in the figure indicate the four different block status respectively: Invalid, Shared, Exclusive, Uncached. Please try to answer the following questions.





|    | S | Tag | Data |
|----|---|-----|------|
| В0 | 1 | 300 | 0300 |
| B1 | S | 108 | 0108 |
| B2 | S | 210 | 0210 |
| вз | 1 | 318 | 0318 |

| Share | S | tag | Data |
|-------|---|-----|------|
| r     |   |     |      |
| {}    | U | 100 | 0100 |
| {P2}  | S | 108 | 0108 |
| {}    | U | 110 | 0110 |
| {}    | U | 118 | 0118 |

| sharer | S | tag   | Data |
|--------|---|-------|------|
|        |   | ≥ 200 | 0200 |
|        |   | 208   | 0228 |
|        |   | 210   | 0210 |
|        |   | 218   | 0218 |
|        |   |       |      |

| sharer | S | Tag | Data |
|--------|---|-----|------|
| {}     | U | 300 | 0300 |
| {P1}   | s | 308 | 0308 |
| {PO}   | s | 310 | 0310 |
| {}     | U | 318 | 0318 |

## Interconnected Network

- 1) Complete the directory information in M1. (2 points)
- 2) According to the example "P0 read 300" in the following figure, please draw the graph to show the procedures to complete the event of "P2 read 218" with sending messages between processor nodes, updating contents of directory items and cache status and values. Assuming that the event "P2 read 218" starts from the initial status in above figure. (4 points)
- 3) Similarly, please draw the graph to show the procedures to complete the event of "P0 Write 210 with value 8888." (4 points) Assuming that the event "P0 Write 210 with value 8888" starts from the initial status in above figure.

Example: P0 read 300:

PO send ReadMiss for Tag(300) to P2;

P2 modify the directory "M2, 300, {}, U" to "M2, 300, {P0}, S"

ľ

P2 send datareply back to P0 with the value 0300

## Solution:

(1) 200: {}, U;

208: {P0}, S

210: {P1, P2}, S

218: {PO}, E

### (2) P2 read 218

P2 send ReadMiss to P1

P1 send Fetch 218 to P0

P0 write back 218, 1218 to P1, modify cache "B3, E, 218, 1218" to "B3, S, 218, 1218"

P1 modify directory "M1, 218, {P0}, E, " to "M1, 218, {P0, P2}, S"

P1 datareply back to P2, 218, 1218

P2 modify cache: "B3, I, 318, 0318" to "B3, S, 218, 1218.

## (3) P0 Write 210 with value 8888.

P0 send writemiss 210 to P1

P1 send invalidate to P1, P2,

P1 modify cache "B2, S, 210, 0210" to "B2, I, 210, 0210", sendback ACK to P1