## Lecture 4: HDL III

ECE 228

Mostafizur Rahman
rahmanmo@umkc.edu

## **Critical Thinking Exercise**

| Price                           | \$799.99                  | \$478.29                | \$430.99                | \$579.99               |
|---------------------------------|---------------------------|-------------------------|-------------------------|------------------------|
| Shipping                        | \$6.99                    |                         |                         |                        |
| Sold By                         | Free city (We Record S/N) | Amazon.com              | 52 WEEKS DEAL           | Amazon.com             |
| computer memory size            | 8 GB                      | 8 GB                    | 8 GB                    | 8 GB                   |
| Processor (CPU)<br>Manufacturer | Intel                     | AMD                     | AMD                     | Intel                  |
| Processor (CPU)<br>Speed        | 1.6 GHz                   | 3.6 GHz                 | 2 GHz                   | 4.2 GHz                |
| Display Resolution<br>Max       | 1920 x 1080 pixels        | 1920 x 1080 pixels      | 1920 x 1080 pixels      | 2040 x 1380            |
| Display Size                    | 15.6 in                   | 15.6 in                 | 15.6 in                 | 15.6 in                |
| Display Technology              | _                         | _                       | HD                      | LED                    |
| Hard Disk Size                  | 1,000 GB                  | 256 GB                  | 1,000 GB                | 256 GB (SSD)           |
| Item Dimensions                 | 14.2 x 9.6 x 0.8 in       | 14.1 x 9.1 x 0.75 in    | 10.15 x 14.96 x 0.78 in | 14.31 x 9.86 x 0.71 in |
| Item Weight                     | 3.7 lbs                   | 3.5 lbs                 | 4.8 lbs                 | _                      |
| Operating System                | Windows 10 Home           | Windows 10 Home         | Windows 10 Home         | Windows 10 Home        |
| Processor Count                 | 8                         | 4                       | 8                       | 4                      |
| System RAM Type                 | DDR4 SDRAM                | DDR4 SDRAM              | DDR4 SDRAM              | DDR4 SDRAM             |
| Wireless<br>Compatibility       | 802.11a/b/g/n/ac          | 802.11b/n/ac, Bluetooth | _                       | 802.11ax               |

Alex, 23year old college student, wants to buy a computer primarily to complete his school assignments (document work, pspice simulations, virtual lab connections, etc.) Budget \$500ish

## **Critical Thinking Exercise**





Which one is the worst path for propagation delay?

How about this?



## **Critical Thinking Exercise**

```
module test(a, b, c, d, out);
input a, b, c, d;
output out;
wire [1:0] t0, t1, t2;

assign t0 = (a & c);
assign t1 = (a & b);
assign t2 = (b & c);
out = (t0 & t1 & t2);
```

endmodule

## Type of Port Connections (cont.)

Connection by Name

#### endmodule

endmodule

parent\_mod



## **Dataflow style**



## **Dataflow: Key Points**

- Dataflow modeling enables the designer to focus on where the state is in the design and how the data flows between these state elements without becoming bogged down in gate-level details
  - Continuous assignments are used to connect combinational logic to nets and ports
  - A wide variety of operators are available including:

```
Arithmetic: + - * / % **
Logical:
        ! && | |
                                assign signal[3:0]
Relational:
               > < >= <=
                                          = \{ a, b, 2'b00 \}
Equality:
               == != === !===
Bitwise:
               ~ & |
Reduction:
               >> << >>> <<
Shift:
Concatenation: { }
Conditional:
```

## **Dataflow Example: Majority Detector**

- Use continuous assignment statements to assign Boolean expressions to signals.
- If an input value changes, the value of the assignment is immediately updated. This is combinational hardware, not software.

Ν1

8

major

## **Lexical Conventions**

- Modules can be on separate files
  - Example: module MOD1;
  - File Names: You can save them as anything but recommend to save it as its module name Example mod1.v

#### Logic Values

The Verilog HDL has 4 logic values system:

| Logic Value | Description                             |
|-------------|-----------------------------------------|
| 0           | zero, low, or false                     |
| 1           | one, high, or true                      |
| z or Z      | high impedance (tri-stated or floating) |
| x or X      | unknown or uninitialized                |

### **Lexical Conventions**

#### Numeric Literals

- Literal Integer Numbers
- Syntax: size'base value Sized integer in a specific radix (base)
  - **size** (optional) is the number of bits in the number. Unsized integers default to at least 32-bits.
  - 'base (optional) represents the radix. The default base is decimal.

| Base        | Symbol | Legal Values                    |
|-------------|--------|---------------------------------|
| binary      | b or B | 0, 1, x, X, z, Z, ?, _          |
| octal       | o or O | 0-7, x, X, z, Z, ?, _           |
| decimal     | d or D | 0-9, _                          |
| hexadecimal | h or H | 0-9, a-f, A-F, x, X, z, Z, ?, _ |



### **Lexical Conventions**

- The ? is another way of representing the Z logic value.
- An \_ (underscore) is ignored (used to enhance readability).
- Values are expanded from right to left (lsb to msb).
- When size is less than value, the upper bits are truncated.
- When size is larger than value, and the left-most bit of value is 0 or 1, zeros are left-extended to fill the size.
- When size is larger than value, and the left-most bit of value is Z or X, the Z or X is left-extended to fill the size.

| Examples |         |         |                      |
|----------|---------|---------|----------------------|
| 10       | unsized | decimal | 001010 (32-bits)     |
| 'o7      | unsized | octal   | 000111 (32-bits)     |
| 1'b1     | 1 bit   | binary  | 1                    |
| 8'Hc5    | 8 bits  | hex     | 11000101             |
| 6'hF0    | 6 bits  | hex     | 110000 (truncated)   |
| 6'hF     | 6 bits  | hex     | 001111 (zero filled) |
| 6'hZ     | 6 bits  | hex     | ZZZZZZ (Z filled)    |

## **Logical Operators**

- Operate on Boolean operands. Operands may be a net, register or expression are treated as unsigned
- & &  $\rightarrow$  logical AND
- $| | \rightarrow logical OR$
- !  $\rightarrow$  logical NOT
- Operands evaluated to ONE bit value: 0, 1 or x
- Result is ONE bit value: 0, 1 or x

A = 6;  
B = 0;  
C = x;  
A && B 
$$\rightarrow$$
 1 && 0  $\rightarrow$  0  
A || !B  $\rightarrow$  1 || 1  $\rightarrow$  1

but C&&B=0

## Bitwise Operators (i)

- Operation on bit by bit basis
- Standard operations include:
  - & → bitwise AND
  - lacktriangle |  $\rightarrow$  bitwise OR
  - ~ → bitwise NOT
  - ^ → bitwise XOR
  - $^ or ^ \sim$   $\rightarrow$  bitwise XNOR
  - ~<op>Bitwise not
  - <op> & <op> Bitwise and
  - <op> | <op> Bitwise or
  - <op> ^ <op> Bitwise xor
  - <op> ~^ <op> Bitwise xnor
  - <op> ^~ <op> Bitwise xnor

If the operands do not have the same size, the shorter word is extended with 0 padding
13

## Bitwise Operators (ii)



## **Reduction Operators**

- These are unary operators which create a single bit value for a data word of multiple bits
  - One multi-bit operand  $\rightarrow$  One single-bit result

■ &

 $\rightarrow$  AND

 $\rightarrow$  OR

 $\rightarrow$  XOR

■ ~&

 $\rightarrow \mathsf{NAND}$ 

■ ~ |

 $\rightarrow NOR$ 

 $\sim$  ^ or ^~  $\rightarrow$  XNOR

- Example
  - & <op> and-reduction
  - | <op> or-reduction
  - ^ <op> xor-reduction

$$a = 4'b1001;$$
 $c = |a; // c = 1|0|0|1 = 1$ 

## A 9-Bit Parity Generator

// dataflow modeling using reduction operator assign ep = ^x; // even parity generator assign op = ~ep; // odd parity generator



## An All-Bit-Zero/One Detector

```
// dataflow modeling assign zero = \sim(|x); // all-bit zero assign one = &x; // all-bit one
```



## **Shift Operators**

- >> → shift right
- <<  $\rightarrow$  shift left

Result is same size as first operand, always zero filled

```
a = 4'b1010;
...
d = a >> 2; // d = 0010
c = a << 1; // c = 0100</pre>
```

## **Concatenation Operator**

- Forms a single operand from two or more operands, and is useful for forming logical buses.
- $\{op1, op2, ...\}$   $\rightarrow$  concatenates op1, op2, ... to single number

```
reg a;
reg [2:0] b, c;
...
a = 1'b 1;
b = 3'b 010;
c = 3'b 101;
catx = {a, b, c};  // catx = 1_010_101
caty = {b, 2'b11, a};  // caty = 010_11_1
```

## Replication { <const> {op} }

```
catr = {4{a}, b, 2{c}}; // catr = 1111_010_101101
```

## **Relational Operators**

- The operators compare operands and produce a Boolean results (true or false)
  - $\rightarrow$  greater than
  - <  $\rightarrow$  less than
  - >=  $\rightarrow$  greater or equal than
  - $\leq$   $\rightarrow$  less or equal than
- Result is one bit value: 0, 1 or x
- If the operands are net or registers, their values are treated as unsigned

$$1 > 0 \rightarrow 1'b1$$
  
3'b111 < 3'b001  $\rightarrow 1'b0$ 

## **Equality Operators**

$$\blacksquare$$
 ==  $\rightarrow$  logical equality

- $! = \rightarrow logical inequality$
- $\blacksquare$  ===  $\rightarrow$  case equality (identical)
- $! == \rightarrow$  case inequality (not identical)

$$-4'b 1z0x == 4'b 1z0x \rightarrow x$$

- 4'b 1z0x != 4'b 1z0x  $\rightarrow x$
- 4'b  $1z0x === 4'b 1z0x \rightarrow 1$
- 4'b 1z0x !== 4'b 1z0x  $\rightarrow 0$

Return 0, 1 or x

Return 0 or 1

## **Conditional Operator**

- cond\_expr ? true\_expr : false\_expr
  - If cond expr is TRUE, then the result is true expr
  - If the cond expr is unknown, then result is X's
  - Otherwise, result is false\_expr
- Like a 2-to-1 mux ...



## 2-to-1 MUX - Continuous Assignment

- A conditional assignment has three signals
  - The first signal is the control signal
  - If the control signal is true, the second signal is assigned to the left hand side (LHS) signal; otherwise, the third signal is assigned to LHS signal.



```
module Mux2to1(Out, In0, In1, Sel);
output Out;
input In0, In1, Sel;
assign Out = Sel ? In1 : In0;
endmodule
```

## An Example - A 4-to-1 MUX

// using conditional operator (?:) assign Z = A? ( B ?  $I_3 : I_2$ ) : (B ?  $I_1 : I_0$ );



## **Operator Precedence**

| +-!~unary                    | highest precedence |
|------------------------------|--------------------|
| */%                          |                    |
| +-(binary)                   |                    |
| << >>                        |                    |
| < <= => >                    |                    |
| == <u>l</u> = == <u>l</u> == |                    |
| & ~&                         |                    |
| ^ ^~ ~^                      |                    |
| ~                            |                    |
| 2.2                          | <b>↓</b>           |
|                              |                    |
| ?: conditional               | lowest precedence  |

Use parentheses to enforce your priority

# **Verilog Operators**

| Verilog<br>Operator                           | Name                                                                                                           | Functional Group                                                             |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| ()                                            | bit-select or part-select                                                                                      |                                                                              |
| ()                                            | parenthesis                                                                                                    |                                                                              |
| !<br>~<br>&<br> <br>~&<br>~ <br>^<br>~^ or ^~ | logical negation negation reduction AND reduction OR reduction NAND reduction NOR reduction XOR reduction XNOR | Logical Bit-wise Reduction Reduction Reduction Reduction Reduction Reduction |
| + -                                           | unary (sign) plus<br>unary (sign) minus                                                                        | Arithmetic<br>Arithmetic                                                     |
| {}                                            | concatenation                                                                                                  | Concatenation                                                                |
| {{ }}                                         | replication                                                                                                    | Replication                                                                  |
| *<br>/<br>%                                   | multiply<br>divide<br>modulus                                                                                  | Arithmetic<br>Arithmetic<br>Arithmetic                                       |
| +                                             | binary plus<br>binary minus                                                                                    | Arithmetic<br>Arithmetic                                                     |
| <<<br>>>                                      | shift left<br>shift right                                                                                      | Shift<br>Shift                                                               |

| Verilog<br>Operator | Name                                     | Functional Group         |
|---------------------|------------------------------------------|--------------------------|
| . ><br>>=           | greater than<br>greater than or equal to | Relational<br>Relational |
| <<br><=             | less than<br>less than or equal to       | Relational<br>Relational |
| ==<br>!=            | logical equality<br>logical inequality   | Equality<br>Equality     |
| ===<br>!==          | case equality<br>case inequality         | Equality<br>Equality     |
| &                   | bit-wise AND                             | Bit-wise                 |
| ^<br>^~ or ~^       | bit-wise XOR<br>bit-wise XNOR            | Bit-wise<br>Bit-wise     |
| ı                   | bit-wise OR                              | Bit-wise                 |
| &&                  | logical AND                              | Logical                  |
|                     | logical OR                               | Logical                  |
| ?:                  | conditional                              | Conditional              |

## **Reserved Keywords**

| always       | endmodule    | large       | reg       | tranif0  |
|--------------|--------------|-------------|-----------|----------|
| and          | endprimitive | macromodule | release   | tranif1  |
| assign       | endspecify   | nand        | repeat    | tri      |
| attribute    | endtable     | negedge     | rnmos     | tri0     |
| begin        | endtask      | nmos        | rpmos     | tri1     |
| buf          | event        | nor         | rtran     | triand   |
| bufif0       | for          | not         | rtranif0  | trior    |
| bufif1       | force        | notif0      | rtranif1  | trireg   |
| case         | forever      | notif1      | scalared  | unsigned |
| casex        | fork         | or          | signed    | vectored |
| casez        | function     | output      | small     | wait     |
| cmos         | highz0       | parameter   | specify   | wand     |
| deassign     | highz1       | pmos        | specparam | weak0    |
| default      | if           | posedge     | strength  | weak1    |
| defparam     | ifnone       | primitive   | strong0   | while    |
| disable      | initial      | pull0       | strong1   | wire     |
| edge         | inout        | pull1       | supply0   | wor      |
| else         | input        | pulldown    | supply1   | xnor     |
| end          | integer      | pullup      | table     | xor      |
| endattribute | join         | rcmos       | task      |          |
| endcase      | medium       | real        | time      |          |
| endfunction  | module       | realtime    | tran      |          |

# Examples

## An Example - A 4-to-1 MUX



## A 4-Bit Two's Complement Adder

```
// specify the function of a two's complement adder assign t = y ^{4{c_in}}; assign \{c_out, sum\} = x + t + c_in;
```



## A 4-B Magnitude Comparator



```
// dataflow modeling using relation operators assign Oaeqb = (A == B) \&\& (Iaeqb == 1); // = assign Oagtb = (A > B) \parallel ((A == B)\&\& (Iagtb == 1)); // > assign Oaltb = (A < B) \parallel ((A == B)\&\& (Ialtb == 1)); // <
```