## Lecture 5: HDL IV

ECE 228

Mostafizur Rahman
rahmanmo@umkc.edu

## **Operator Precedence**

| +-!~unary                    | highest precedence |
|------------------------------|--------------------|
| */%                          |                    |
| +-(binary)                   |                    |
| << >>                        |                    |
| < <= => >                    |                    |
| == <u>l</u> = == <u>l</u> == |                    |
| & ~&                         |                    |
| ^ ^~ ~^                      |                    |
| ~                            |                    |
| 8-8                          | ↓                  |
|                              |                    |
| ?: conditional               | lowest precedence  |

Use parentheses to enforce your priority

# **Verilog Operators**

| Verilog<br>Operator                           | Name                                                                                                           | Functional Group                                                             |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| ()                                            | bit-select or part-select                                                                                      |                                                                              |
| ()                                            | parenthesis                                                                                                    |                                                                              |
| !<br>~<br>&<br> <br>~&<br>~ <br>^<br>~^ or ^~ | logical negation negation reduction AND reduction OR reduction NAND reduction NOR reduction XOR reduction XNOR | Logical Bit-wise Reduction Reduction Reduction Reduction Reduction Reduction |
| +                                             | unary (sign) plus<br>unary (sign) minus                                                                        | Arithmetic<br>Arithmetic                                                     |
| {}                                            | concatenation                                                                                                  | Concatenation                                                                |
| {{ }}                                         | replication                                                                                                    | Replication                                                                  |
| *<br>/<br>%                                   | multiply<br>divide<br>modulus                                                                                  | Arithmetic<br>Arithmetic<br>Arithmetic                                       |
| +                                             | binary plus<br>binary minus                                                                                    | Arithmetic<br>Arithmetic                                                     |
| <<<br>>>                                      | shift left<br>shift right                                                                                      | Shift<br>Shift                                                               |

| Verilog<br>Operator  | Name                                                                           | Functional Group                                     |
|----------------------|--------------------------------------------------------------------------------|------------------------------------------------------|
| > ><br>>=<br><<br><= | greater than<br>greater than or equal to<br>less than<br>less than or equal to | Relational<br>Relational<br>Relational<br>Relational |
| ==<br>!=             | logical equality<br>logical inequality                                         | Equality<br>Equality                                 |
| ===<br>!==           | case equality<br>case inequality                                               | Equality<br>Equality                                 |
| &                    | bit-wise AND                                                                   | Bit-wise                                             |
| ^<br>^~ or ~^        | bit-wise XOR<br>bit-wise XNOR                                                  | Bit-wise<br>Bit-wise                                 |
| 1                    | bit-wise OR                                                                    | Bit-wise                                             |
| &&                   | logical AND                                                                    | Logical                                              |
|                      | logical OR                                                                     | Logical                                              |
| ?:                   | conditional                                                                    | Conditional                                          |

#### **Open Questions**

- Rotate is not available as a function, how to implement?
- Work in group:
  - How to implement w[i] := w[i-16] + s0
  - i indicates position in an array, W and SO are variables; draw block diagram first and then write HDL codes
- Will your code work for real circuits?

### Behavioral Model - Procedures (i)

- The procedural block defines
  - A region of code containing sequential statements
  - The statements execute in the order they are written
- Procedures: sections of code that we know they execute sequentially
- Procedural statements: statements inside a procedure (they execute sequentially)
- Two types of procedural blocks in Verilog
  - The "always" block
    - A continuous loop that never terminates
  - The "initial" block
    - Executed once at the beginning of simulation (used in Test-benches for the purpose of verification)

### Behavioral Model - Procedures (ii)

```
always @ (event_expression)
begin
statement;
......
statement;
end
```



- Modules can contain any number of procedures
- Procedures execute in parallel (in respect to each other) and ...

### An initial Block Example

- Executes exactly once during simulation
- Starts at simulation time 0

```
reg x, y, z;

initial begin // complex statement

x = 1b0; y = 1b1; z = 1b0;

#10 x = 1b1; y = 1b1; z = 1b1;

end

initial x = 1b0; // single statement
```

# An always Block Example

- Starts at simulation time 0
- Executes continuously during simulation

```
reg clock;
initial clock = 1`b0;
always #5 clock = ~clock;
```

#### **Event control statements**

An event occurs when a net or register changes it value. The event can be further specified as a rising edge (by posedge) or falling edge (by negedge) of a signal.

9

```
always @(signal1 or signal2 or ..) beginend
```

execution triggers every time any signal changes

```
always @(posedge clk) begin
...
end
```

execution triggers every time clk changes from 0 to 1

always @(negedge clk) begin ...

execution triggers every time clk changes from 1 to 0

#### **Event Control**

- Event Control
  - Edge Triggered Event Control
  - Level Triggered Event Control
- Edge Triggered Event Control
  - (posedge CLK) //Positive Edge of CLK

Curr\_State = Next\_state;

| @ negedge         | @ posedge         |
|-------------------|-------------------|
| $1 \rightarrow x$ | $0 \rightarrow x$ |
| $1 \rightarrow z$ | $0 \rightarrow z$ |
| 1 → 0             | 0 → 1             |
| $x \rightarrow 0$ | $x \rightarrow 1$ |
| $z \rightarrow 0$ | $z \rightarrow 1$ |

- Level Triggered Event Control
  - ① (A or B) //change in values of A or B
    Out = A & B;

### **Examples**

half adder implementation

```
module half adder(S, C, A, B);
output S, C;
input A, B;
reg S,C;
wire A, B;
always @(A or B) begin
  S = A ^ B;
  C = A \& \& B;
  end
endmodule
```

Behavioral edge-triggered DFF implem

```
module dff(Q, D, Clk);
output Q;
input D, Clk;

reg Q;
wire D, Clk;

always @(posedge Clk)
   Q = D;

endmodule
```

Why not clock for adder and D for flipflop inside always?

#### **Procedural Statements: if**

```
if (expr1)
       true_stmt1;
else if (expr2)
       true_stmt2;
else
       def_stmt;
```

```
E.g. 4-to-1 mux:
module mux4 1(out, in, sel);
output out;
input [3:0] in;
input [1:0] sel;
reg out;
wire [3:0] in;
wire [1:0] sel;
always @(in or sel)
       if (sel == 0)
              out = in[0];
       else if (sel == 1)
              out = in[1];
       else if (sel == 2)
              out = in[2];
       else
              out = in[3];
endmodule
```

#### **Activity**

Write behavioral code for 4:1 multiplexer, with 4 inputs (A[3:0]) and selects (S[1:0]). Starting value for select should be 11

### Example of Flip-flop

```
module Flip_flop ( q, data_in, clk, rst );
   input
              data_in, clk, rst;
   output
                 q;
   reg q;
   always @ (posedge clk)
                               ← Declaration of synchronous behavior
     begin
        if (rst == 1) q = 0;
        else q = data_in;
                                       ≥Procedural statement
     end
                                                                   rst
endmodule
                                                               data_in
                                                                 clk
 How to implement t and jk flipflops?
```

### Example



```
always @(res or posedge clk) begin
    if (res) begin
        Y = 0;
        W = 0;
        end
    else begin
        Y = a & b;
        W = ~c;
    end
end
```

What is the corresponding circuit implementation?

#### Conditional Statements - if ... else

- if Statement
- Format:

```
if (condition)
  procedural_statement
else if (condition)
  procedural_statement
else
  procedural_statement
```

• Example:

```
if (Clk)
  Q = 0;
else
  Q = D;
```

#### Mixed Model

## Code that contains various both structure and behavioral styles



```
module simple(Y, c, clk, res);
output Y;
input c, clk, res;
reg Y;
wire c, clk, res;
wire n;
not(n, c); // gate-level
always @(res or posedge clk)
      if (res)
            Y = 0;
      else
            Y = n;
endmodule
```

#### Procedural Assignment with always

- Procedural and continues assignments can co-exist within a module
- Procedural assignments update the reg value. The value remains unchanged till another procedural assignment updates the variable.



#### The Case Statement

Case statements:

```
case (<expression>)
  <value1>: <statement>
  <value2>: <statement>
    ........

default: <statement>
  endcase
```

- case and if may used interchangeably to implement conditional execution within always blocks
- case is easier to read than a long string of if then else statements

```
module mux 2 to 1(a, b, out,
                                        module mux 2 to 1(a, b, out,
                   outbar, sel);
                                                           outbar, sel);
  input a, b, sel;
                                          input a, b, sel;
                                          output out, outbar;
  output out, outbar;
  reg out;
                                          req out;
  always @ (a or b or sel)
                                          always @ (a or b or sel)
  begin
                                          begin
    if (sel) out = a;
                                            case (sel)
    else out = b;
                                              1'b1: out = a;
                                              1'b0: out = b;
  end
                                            endcase
  assign outbar = ~out;
                                          end
```

### **Danger of Incomplete Specification**

#### Goal:



#### Proposed Verilog Code:

Is this a 3-to-1 multiplexer?