# RUTGERS

OF NEW JERSEY C5415 Compilers

More Register Allocation

These slides are based on slides copyrighted by Keith Cooper, Ken Kennedy & Linda Torczon at Rice University

Lecture 4

- Reminder: get ilab account
- First homework will be handed out by tomorrow Deadline: Friday, February 2
- First project will come out next week

### RUTGERS Live Ranges

A value is live between its definition and its uses

- Find definitions  $(x \leftarrow ...)$  and uses  $(y \leftarrow ... \times ...)$
- From definition to <u>last</u> use is its *live range* 
  - → How does a second definition affect this?
- Can represent live range as an interval [i,j] (in block)
  - → live on exit

Let *MAXLIVE* be the maximum, over each instruction *i* in the block, of the number of values (pseudo-registers) live at *i*.

- If MAXLIVE  $\leq k$ , allocation should be easy
  - $\rightarrow$  no need to reserve F registers for spilling
- If MAXLIVE > k, some values must be spilled to memory

Finding live ranges is harder in the global case

#### Live Ranges

```
1028 \Rightarrow r1
    loadI
1
2
3
4
5
6
7
8
9
             r1 \Rightarrow r2
    load
   mult r1, r2 \Rightarrow r3 loadI 5 \Rightarrow r4
   loadI
            r4, r2 \Rightarrow r5
   sub
                      ⇒r6
   loadI
   mult r5, r6 \Rightarrow r7
   sub
             r7, r3 \Rightarrow r8
                 r8 \Rightarrow r1
   store
```

NOTE: live sets on exit of each instruction

#### Live Ranges

```
loadI
             1028 \Rightarrow r1 // r1
1
2
3
4
5
6
7
8
9
             r1 \Rightarrow r2 // r1 r2
   load
         r1, r2 \Rightarrow r3 // r1 r2 r3
   mult
                  \Rightarrow r4 // r1 r2 r3 r4
   loadI
          r4, r2 \Rightarrow r5 // r1 r3
   sub
                                             r5
                  \Rightarrow r6 // r1 r3 r5 r6
  loadI
         r5, r6 \Rightarrow r7 // r1 r3
                                                    r7
   mult
          r7, r3 \Rightarrow r8 // r1
   sub
                                                        r8
             r8
   store
                               //
                     ⇒ r1
```

NOTE: live sets on exit of each instruction

- > 3 physical registers to allocate: ra, rb, rc
- > 1 selected register: f1 (feasible set)

```
> k = 4, F = 1, (k-F) = 3

1 | loadI | 1028 | ⇒ r1 | // r1 |
2 | load | r1 | ⇒ r2 | // r1 r2 |
3 | mult | r1, r2 | ⇒ r3 | // r1 r2 r3 |
4 | loadI | 5 | ⇒ r4 | // r1 r2 r3 r4 |
5 | sub | r4, r2 | ⇒ r5 | // r1 | r3 | r5 |
6 | loadI | 8 | ⇒ r6 | // r1 | r3 | r5 r6 |
7 | mult | r5, r6 | ⇒ r7 | // r1 | r3 | r7 |
8 | sub | r7, r3 | ⇒ r8 | // r1 | r8 |
9 | store | r8 | ⇒ r1 | //
```

Consider statements with MAXLIVE > (k-F) basic algorithm

Spill heuristic: - number of occurrences of virtual register

- length of live range (tie breaker)

- > 3 physical registers to allocate: ra, rb, rc
- > 1 selected register: f1 (feasible set)

```
> k = 4, F = 1, (k-F) = 3
1 loadI 1028 \Rightarrow r1 // r1
  load r1 \Rightarrow r2 // r1 r2
 mult r1, r2 \Rightarrow r3 // r1 r2 r3 loadI 5 \Rightarrow r4 // r1 r2 r3
                \Rightarrow r4 // r1 r2 r3 r4
                                                  -- MAXLIVE = 4
  sub r4, r2 \Rightarrow r5 // r1 r3 r5
  loadI 8
                \Rightarrow r6 // r1 r3 r5 r6 -- MAXLIVE = 4
  mult r5, r6 \Rightarrow r7 // r1 r3
                                                  r7
         r7, r3 \Rightarrow r8 // r1
  sub
                                                     r8
9 store
            r8
                             //
                ⇒ r1
```

Consider statements with MAXLIVE > (k-F) basic algorithm

Spill heuristic: - number of occurrences of virtual register

- length of live range (tie breaker)

- 3 physical registers to allocate: ra, rb, rc
- > 1 selected register: f1 (feasible set)

```
spill
> k = 4, F = 1, (k-F) = 3
                                                            addresses
1 loadI
           1028 \Rightarrow r1 // r1
                                             1024
2
3
4
5
        r1 \Rightarrow r2 // r1 r2
  load
  mult r1, r2 \Rightarrow r3 // r1 r2 r3
  loadI 5
                \Rightarrow r4 // r1 r2 r3 r4
                                                        data
       r4, r2 \Rightarrow r5 // r1 r3 r5
  sub
                                                        addresses
                \Rightarrow r6 // r1 r3 r5 r6
  loadI
        r5, r6 \Rightarrow r7 // r1 r3
  mult
                                                 r7
         r7, r3 \Rightarrow r8 // r1
  sub
                                                    r8
9 store
            r8
                ⇒r1
                            //
```

memory layout

Consider statements with MAXLIVE > (k-F) basic algorithm

Spill heuristic: - number of occurrences of virtual register

- length of live range (tie breaker)

Note: EAC Top down algorithm does not look at **live ranges** and **MAXLIVE**, but counts overall occurrences across entire basic block

- > 3 physical registers for allocation: ra, rb, rc
- $\geq$  1 physical register designated to be in the feasible set F

```
1028 ⇒ ra
  loadI
                           // r1
         ra \Rightarrow rb // r1 r2
  load
       ra, rb \Rightarrow f1 // r1 r2 r3
  mult
  store* f1 \Rightarrow 10 // spill code *NOT ILOC
  loadI 5 \Rightarrow rc \frac{1}{r^1 r^2 r^3 r^4}
4
5
6
7
       rc, rb \Rightarrow rb // r1  r3  r5
  sub
  loadI 8
                \Rightarrow rc // r1 r3 r5 r6
        rb, rc \Rightarrow rb // r1 r3
  mult
         10 \Rightarrow f1 // spill code *NOT ILOC
  load*
        rb, f1 \Rightarrow rb // r1
8 sub
                                                    r8
                            //
9 store
            rb \Rightarrow ra
```

➤ Insert spill code for every occurrence of spilled virtual register in basic block using feasible register **f1** 

## RUTGERS Spill code

- A virtual register is spilled by using only registers from the feasible set (F), not the allocated set (k-F) = {ra, rb, ...}
- How to insert spill code, with F = {f1, f2, ...}?
  - → For the definition of the spilled value (assignment of the value to the virtual register), use a feasible register as the target register and then use an additional register to load its address in memory, and perform the store:

```
add ra, rb \Rightarrow f1 // target of operation is spilled loadI @f \Rightarrow f2 // value lives at memory location @f store f1 \Rightarrow f2
```

→ For the use of the spilled value, load value from memory into a feasible register:

```
loadI @f \Rightarrow f1 // value lives at memory location @f load f1 \Rightarrow f1 add f1, rb \Rightarrow ra // operand is spilled
```

How many feasible registers do we need for an add instruction?

### RUTGERS Spill code

- A virtual register is spilled by using only registers from the feasible set (F), not the allocated set (k-F) = {ra, rb, ...}
- How to insert spill code, with F = {f1, f2, ...}?
  - → For the definition of the spilled value (assignment of the value to the virtual register), use a feasible register as the target register and then use an additional register to load its address in memory, and perform the store:

```
add ra, rb \Rightarrow f1 // target of operation is spilled storeAI f1 \Rightarrow r0, @f
```

→ For the use of the spilled value, load value from memory into a feasible register:

```
loadAI r0, @f \Rightarrow f1 // value lives at memory location @f add f1, rb \Rightarrow ra // operand is spilled
```

How many feasible registers do we need for an add instruction?

#### The idea:

- Focus on replacement rather than allocation
- Keep values "used soon" in registers
- Only parts of a live range may be assigned to a physical register (≠ top-down allocation's "all-or-nothing" approach)

#### Algorithm:

- Start with empty register set
- Load on demand
- When no register is available, free one

#### Replacement (heuristic):

- Spill the value whose next use is farthest in the future
- Sound familiar? Think page replacement ...

Bottom-up register allocation

Instruction scheduling