#### 1

# Design of a Constant Fraction Discriminator

# George Engel IC Design Research Laboratory Southern Illinois University Edwardsville

#### Introduction

A block diagram for the constant fraction discriminator is presented in Figure 1. The design presented herein is similar to the discriminator circuit currently being used in our group's HINP4 IC which in turn is based on a design described in xxxx . The design presented in [?] was executed in 1.2 micron CMOS and boasts timing walk for 5 ns (10 % - 90 %) risetime signals over a 40 dB dynamic range (20 mV to 2 V) of less than  $\pm$  150 ps. The reported jitter was 100 ps with an input level of 20 mV.



Fig. 1. Block diagram of constant fraction discriminator module

The input pulse is assumed to be an exponential, characterized by a rise time constant,  $\tau_r$  and a fall time constant,  $\tau_f$ . Typically, the ratio  $\frac{\tau_f}{\tau_r}$  which we shall call, r, is between 10 and 100. Unless otherwise stated we will assume that this ratio, r, is 100. The input pulse can be modeled using the equation

$$x(t) = A \cdot \left(e^{-\frac{t}{\tau_f}} - e^{-\frac{t}{\tau_r}}\right). \tag{1}$$

If the ratio, r, if very large (> 100) then the peak amplitude is approximately A. For significantly smaller values of r, the peak amplitude can be somewhat smaller than A. For example, for r equal to 10, the peak amplitude is about 70% of A while for a r value of 100, then it is about 94% of A. It is not difficult to prove that the peak amplitude is given by the expression

$$PeakAmplitude = A \cdot \left[ e^{-\frac{\tau_{eq}}{\tau_f} \cdot ln(r)} - e^{-\frac{\tau_{eq}}{\tau_r} \cdot ln(r)} \right]. \tag{2}$$

The CFD circuit must support pulses of both positive and negative polarity. The output of the CFD must be a low-jitter, digital pulse of specified duration (50 ns, 100 ns, 200 ns, or 500 ns). It is critical that the time at which the pulse occurs **not** depend upon the amplitude, A, of the analog input pulse. The IC must support analog input pulses with characteristic rise time constants between 2 ns and 192 ns for peak amplitudes in the range of 15 mV to 1.5 V.

Moreover, the CFD must exhibit both excellent walk and jitter characteristics. In order for the time at which the digital one-shot pulse transitions from low-to-high not to be dependent on the input amplitude of the pulse, a "Nowlin" circit is utilized. The "Nowlin" circuit transforms the uni-polar pulse into a bi-polar pulse whose zero-crossing time is independent of pulse amplitude.

The leading edge discriminator circuit shown in the Figure 1 consists of a cascade of 3 very high bandwidth but relatively low gain ( $\approx 4.5$ ) differential amplifiers. A "slow" DC offset cancellation loop drives the input referred offset for the cascaded amplifier to the milli-volt level. The amplified (offset-free) output is then compared with a programmable threshold using a continuous-time comparator. The zero cross discriminator circuit shown in the Figure 1 also consists of a cascade of 5 very high bandwidth but relatively low gain ( $\approx 4.5$ ) differential amplifiers. Jut like in the leading-edge preamplifier, a "slow" DC offset cancellation loop in the zero-cross circuit drives the input referred offset for the cascaded amplifier to a very low value but this time to the  $100~\mu V$  level.

The output from the leading edge circuit qualifies the output from the zero-cross circuit. The leading edge comparator transitions *first* followed by the firing of the zero-cross discriminator, thereby accurately marking input pulse arrival time. The ANDing of the zero-cross and leading-edge outputs prevents fallse triggering due to noise. We will now describe each of the blocks shown in the Figure 1 in additional detail.

#### **DESIGN OF NOWLIN CIRCUIT**

In order to meet our walk and jitter specifications over such a large range of rise times (2 ns to 128 ns), the proposed Nowlin circuit must be highly programmable. We propose both "coarse" and "fine" grain adjustment of the Nowlin circuit. The coarse grain adjustment is achieved by providing two modes, which we shall refer to as the "short' and "long" modes. In the "short" mode the circuit must handle rise time constants in the range from 1 ns to 16 ns (in 1 ns increments) while in "long" mode the propose IC will accommodate risetimes from 12 ns to 192 ns (in 12 ns increments).

The fine adjustment is accomplished through the use of a programmable capacitor array. In other words, 10 - 90 % ristimes in the range of 2 ns to 420 ns will be supported by the IC. A 4-bit digital code allows the user to select one of 16 capacitor values from 0.5 pF to 8 pF (in 0.5 pF increments), thereby providing the "fine" adjustment. The circuit for the long mode is presented in Figure 2 while the circuit for the "long" mode is given in Figure 3.



Fig. 2. Nowlin circuit to be used in "short" mode.



Fig. 3. Nowlin circuit to be used in "long" mode.

The capacitor,  $C_1$ , along with resistor,  $R_1$ , form a highpass filter or what is often referred to as a "fast shaper". The value of  $R_1$  is the series combination of resistors  $R_{1A}$  and  $R_{1B}$ . This corresponds to a corner frequency of approximately 1.3 MHz in the "short" mode and about 35 kHz in the "long" time constant mode.

The resistor  $R_2$  and the programmable capacitor  $C_2$  form a delay circuit. The associated time constant,  $\tau_n = R_2 \cdot C_2$ , is what we shall call the Nowlin delay constant. The fraction,  $K = \frac{R_{1A}}{R_{1A} + R_{1B}}$ , helps determine the amount of underdrive. A "typical" value for K is  $\frac{2}{3}$  and that is what we chose to use here. It is important that the comparator in the zero-cross circuit be driven low first and then high since it is the low-high transition that marks the onset of the pulse in an amplitude independent manner. It is important that the comparator underdrive and overdrive be comparable.

While the input to the Nowlin circuit is an exponential unipolar pulse with amplitude,  $\approx A$ , and risetime constant,  $\tau_r$ . The signal associated with the differential output (i.e. difference in voltage on the ZC+ and ZC- nodes) from the Nowlin circuit, however, is a bipolar pulse centered around analog signal ground (or what we will call AGND). The bipolar signal crosses through zero when the attenuated input signal and the delayed input signal are equal to one another. In other words

$$k \cdot A \cdot \left[ 1 - e^{\frac{-t}{\tau_r}} \right] = A \cdot \left[ 1 - e^{\frac{-(t - t_o)}{\tau_r}} \right] \tag{3}$$

Notice that the amplitude, A, cancels out in the above expression and the time at which this bipolar pulse crosses through zero is independent of pulse amplitude. The delay,  $t_o$  is approximately equal to the Nowlin time constant,  $\tau_n \approx \tau_r$ . This results in a zero-crossing time

$$t_z \approx \tau_r \cdot ln \left[ \frac{e - k}{1 - k} \right] \approx 1.8 \cdot \tau_r.$$
 (4)

We shall refer to the slope of this signal, when crossing through zero, as the slew rate (SR) given by

$$SR \approx \frac{A}{4 \cdot \tau_r}.$$
 (5)

For the minimum pulse amplitude, A, of 15 mV (and r value of 100) and a rise time constant,  $\tau_r$ , this results in a  $SR_{max}$  of 1.7  $\frac{V}{\mu s}$ . One can see from Figure 4 that it is important that the Nowlin delay constant be matched to the risetime constant. If the Nowlin delay time constant is much too short, we have insufficent underdrive to the comparator to force it to the low state. If the delay time constant is much too big, then the underdrive is large but the slew rate suffers. Setting the Nowlin delay time constant approximately equal to the rise time constant of the input waveform provides a good compromise between large underdrive and high slew rate.



Fig. 4. Nowlin circuit response to a signal with rise time constant of 3 ns.

#### JITTER AND TIME WALK ANALYSIS

We analyze jitter first. Jitter is a consequence of the electronics noise associated with the Nowlin circuit as well as the noise of the *first* differential amplifier in the zero-cross discriminator circuit (where we assume the noise of succeeding stages when referred to the input is negligible).

Worst case timing jitter can be estimated by taking the total integrated noise at the input to the zero-cross preamplifier and then dividing by the worst case SR given above. The noise voltage is due to the thermal noise of the input devices on the first differential amplifier stage, the thermal noise of the gain-setting resistors in that stage, and the thermal noise of the resistors in the Nowlin circuit. Jitter can be minimized by biasing the input FETs at high current levels and keeping all resistor values small.

$$\sigma_t = \frac{\sigma_v}{SR}$$

We analyze time walk next. Time walk is is used to describe systematic variation in the rising edge of the discriminator output signal as a function of pulse height. If we assume a single-pole response for the analog comparator with a gain-bandwidth-product of  $GBW_c$ , it is not difficult to show that the variation in propagation delay,  $\Delta t_{pd}$ , due to input pulse amplitude is

$$\Delta t_{pd} \approx \sqrt{\frac{V_{DD}}{2 \cdot \pi \cdot GBW_c \cdot G^N \cdot SR_{min}}}$$

where  $V_{DD}$  is the supply voltage, G is the gain of a single differential amplifier stage, N is the number of stages, and  $SR_{min}$  is the SR with a pulse amplitude of 15 mV. Table I summarizes the expected walk performance (over the dynamic range of 15 mV - 1.5 V) for three representative risetime constants.

In reality, the time walk may increase at low amplitudes because of residual offset. Ultimately, how well the discriminator performs at low amplitude will depend on the effectiveness of the dynamic offset cancellation loop, shown in Fig. ??. It can be shown that residual offset alters the time at which one crosses zero as given by

$$\Delta t_{cross} \approx \tau_r \cdot \left[ \frac{V_{os}}{(1-k) \cdot A} \right]$$

where  $V_{os}$  is the residual input referred offset and A is the amplitude of the input pulse. It is important that the residual offset be driven to the sub-mV level. The "slow" DC offset cancellation loop has to be "slow" enough so as not to interfere with the pulse as it passes through the zero-cross discriminator but yet fast enough so that pulse repetition rates as high as 1 kHz can be accommodated. This will require significant design effort but is certainly feasible, as demonstrated in [?]. The wide range of pulse risetime constants we wish to support makes this problem more difficult but not impossible.

| $\tau_R$ (ns) | Time Walk (ps) |
|---------------|----------------|
| 3             | 300            |
| 30            | 980            |
| 150           | 2200           |

TABLE I Time walk as function of risetime constant,  $au_r$  for  $G=4.5,\,N=5$  and  $GBW_c=3GHz.$ 

The values given in the table above assume no residual offset. For the case of  $\tau_r = 3$  ns, A = 15 mV, and a residual offset of just 200  $\mu V$ , the effect of the residual offset is to add an additional 130 ps of walk resulting in a value of 430 ps.

The typical simulated walk performance for a signal with a rise time constant of 3 ns is presented in Figure 5. Two hundred Monte Carlo runs were performed and the results of this simulation is presented in Figure 6.



Fig. 5. Typical walk performance with a a signal whose rise time constant is 3 ns.

#### DESIGN OF ZERO-CROSS CIRCUIT

The purpose of the zero cross detector is to produce a digital signal which marks the onset of the analog input pulse. It is important that this time be independent of pulse amplitude, A. The zero-cross circuit is constructed by cascading N differential amplifier stages (where we have chosen N equal to 5) each possessing a very wide bandwidth, but relatively low-gain ( $\approx 4.5$ ) with the final output stage driving a simple, yet very fast analog comparator.

The purpose of cascading a relatively large number of high-bandwidth but low-gain stages is to force linear operation where delay is independent of amplitude. In short, the cascaded amplifier, which we shall refer to as the "pre-amplifier" serves as a slew rate enhancer. For a first-order system, it is well-known that if the input risetime is not to be severely degraded, the bandwidth, BW, of the amplifier must obey the following equation

$$BW > \frac{0.35}{t_{10-90}} \approx 80 \text{ MHz}$$
 (6)



Fig. 6. Summary walk performance with a signal whose rise time constant is 3 ns.

In the equation above we have assumed the shortest risetime constant that we must accommodate, *i.e.* 2 ns. Since we are cascading N (here N is 5) stages, the BW of each stage must be increased by  $\sqrt{N} \approx 2.2$  resulting in a differential amplifier bandwidth of 180 MHz if the overall BW is to be at least 80 MHz. If the stage gain, G, is approximately 4.5, then the GBW of a single differential amplifier stage must exceed 800 MHz. The overall gain of the pre-ampifier is

$$Gain = G^N = 4.5^5 \approx 2000 \text{ or } 66 \text{ dB}.$$
 (7)

Thus, the highest rate of change at the output of the pre-amplifier is approximately 2000 times larger than the input worst case rate of 1.8  $\frac{V}{\mu s}$ . Hence, the slew rate of the differential amplifier must be at least 3.6  $\frac{V}{ns}$  if the pre-amplifier is to be linear for signals near the zero-crossing point. In other words, CFD walk performance will be limited by how large a slew rate for the differential amplifier can be achieved. Increasing the effective voltage of the input devices maximizes slew rate but how large of an effective voltage that can be used is ultimately limited

by the supply voltage.

The theoretically predicted jitter performance plot for the short range mode is given in Figure 7 and the expected performance in the long range mode is provided in Figure 8.



Fig. 7. Jitter performance for short time constant mode.

### Design of Zero-Cross Differential Amplifier

We will now describe the design of the wide-bandwidth, low-gain differential amplifier specified in the previous section. The amplifier is presented in Figure 9.

Device sizes and bias currents are given in Table II. The value of ng represents the number of fingers (i.e. gates) to use in the layout.

The value of the resistors,  $R_1$  and  $R_2$ , is 17 k $\Omega$  and the pair of matched resistors are implemented using a high resistance poly 2 layer. Transistor  $M_3$  was added so that the output common-voltage could be set to approximately  $\frac{V_{DD}}{2}$ ). Note, the current flowing through transistor  $M_3$  is the same as the current,  $I_B$ , flowing through transistor  $M_4$ . Hence the drain of  $M_3$  is a virtual ground in much the same main that the drain of  $M_4$  is a virtual ground. Hence,the addition of  $M_3$  has no impact on the speed of the amplifier. The low-frequency gain of stage is



Fig. 8. Jitter performance for short time constant mode.

|       | W (μm) | L (μm) | ng | $I_B (\mu A)$ | $g_m (\mu \mho)$ | $V_{EFF}$ (mV) |
|-------|--------|--------|----|---------------|------------------|----------------|
| $M_1$ | 16.0   | 0.7    | 2  | 23            | 312              | 147            |
| $M_2$ | 16.0   | 0.7    | 2  | 23            | 312              | 147            |
| $M_3$ | 2.0    | 0.7    | 1  | 23            | 81.1             | 568            |
| $M_4$ | 2.0    | 0.7    | 1  | 23            | 81.1             | 568            |
| $M_5$ | 16.0   | 4.0    | 4  | 46            | 219              | 420            |

TABLE II
DEVICE SIZES FOR ZERO-CROSS DETECTOR DIFFERENTIAL AMPLIFIER

$$A_0 = g_{m1} \cdot R \approx 4.6 \tag{8}$$

and the bandwidth of the stage is

$$BW = \frac{1}{2 \cdot \pi \cdot R \cdot C_L} \tag{9}$$

where  $C_L$  is the total capacitive load on the output node.

The output swing for the differential amplifer is  $2 \cdot R \cdot I_B$ , centered around  $\frac{V_{DD}}{2}$ , where  $I_B$  is the tail current or 46  $\mu A$ . Transistor  $M_5$  mirrors the PTAT primary current of 11.5  $\mu A$  and



Fig. 9. Schematic of low-gain high-bandwidth differential amplfier.

hence the value of 4 for the "ng" parameter is Table II.

# Design of Zero-Cross Comparator

The comparator used in the zero-cross circuit is presented in Figure  $\ref{eq:mass}$ . Transitors  $M_1$  -  $M_4$  make up a simple symmetric Miller OTA. The input common-mode voltage is assumed to be approximately half the supply voltage. The DC bias current through each of the 4 transistors is approximately 200  $\mu A$ . The resulting GBW exceeds 3 GHz while the low-frequency open-loop gain is 26 dB.

Device sizes and bias currents are given in Table III. The value of ng represents the number of fingers (i.e. gates) to use in the layout.

|       | $\mathbf{W}(\mu m)$ | L (μm) | ng | $I_B (\mu A)$ | $g_m (\mu \mho)$ | $V_{EFF}$ (mV) |
|-------|---------------------|--------|----|---------------|------------------|----------------|
| $M_1$ | 16.0                | 0.7    | 2  | 23            | 312              | 147            |
| $M_2$ | 16.0                | 0.7    | 2  | 23            | 312              | 147            |
| $M_3$ | 2.0                 | 0.7    | 1  | 23            | 81.1             | 568            |
| $M_4$ | 2.0                 | 0.7    | 1  | 23            | 81.1             | 568            |
| $M_5$ | 16.0                | 4.0    | 4  | 46            | 219              | 420            |

TABLE III
DEVICE SIZES FOR ZERO-CROSS COMPARATOR



Fig. 10. Schematic of high-bandwidth, very fast comparator.

# Dynamic Offset Cancelation Loop

Offset of the zero-cross preamplfier is achieved by placing a very slow ampfifier in the feedback path. For the purposes of this amplifier we will model the forward path using a single pole model.

$$A(s) = \frac{K_1}{1 + \frac{s}{c_1}} \tag{10}$$

We will do the same for the slow amplifier in the feedback path.

$$B(s) = \frac{K_2}{1 + \frac{s}{\omega_2}} \tag{11}$$

The closed-loop response is then given by

$$A_f(s) = \frac{A(s)}{1 + A(s) \cdot B(s)} \tag{12}$$

Using the expressions for A(s) and B(s) given above and assuming  $K = K_1 \cdot K_2$  is large, then the closed-loop gain is approximately given by the expression

$$A_f(s) \approx \frac{1}{K_2} \cdot \frac{1 + \frac{s}{\omega_2}}{1 + \frac{s}{K \cdot \omega_1} + \frac{s^2}{K \cdot \omega_1 \cdot \omega_2}}.$$
 (13)

In the given application, we will choose  $\omega_2 \gg \omega_1$ . Under this assumption, the lower and upper corner frequencies,  $\omega_L$  and  $\omega_H$ , become

$$\omega_L \approx K \cdot \omega_2 \text{ and } \omega_H \approx \omega_1$$
 (14)

One observes that since K is large, the value of  $\omega_2$  must be at an extremely low frequency if  $f_L$  is to be less than 10 kHz.

#### Design of Low Bandwidth, Low-Gain OTA

As explained in the previous section, the amplifier in the feedback path used to dynamically offset compensate the zero-cross pre-amplifier must posses a relatively low gain and a very small bandwidth. Since the amplifier only needs to drive a resistive load, a Symmetric Miller OTA (Operational Transconductance Amplifier) was utilized. The circuit is given in Figure 11.

#### DESIGN OF LEADING EDGE CIRCUIT

The leading edge circuit is very very similar to the zero cross circuit.

#### Design of Differential-to-Single Ended Converter

The differential output voltage from the leading-edge preamplfier must be converted to a single ended current. This is done using the linear transconductor shown in Figure ??. The transconductance of the stage is  $\frac{1}{R}$  where R is 17 k $\Omega$ .

# Design of Leading-Edge Comparator

The leading-edge comparator is presented in Figure 13. It is very similar to the zero-cross comparator except two resistive voltage dividers have been added, one on the inverting and one on the non-inverting inputs. All resisistors are  $34~k\Omega$  so that each divider can be represented by a Thevenin voltage equal to one-half the supply voltage and a Thevenin resistance of  $17~k\Omega$ . The divider on the non-inverting input is used to convert the sum of the diffential current output from the preamplfier and the current output of the DAC into a voltage which is then compared to  $\frac{V_{DD}}{2}$ .

### Design of Threshold Current DAC



Fig. 11. Schematic of low bandwidth, low gain OTA.



Fig. 12. Schematic of differential voltage to single-ended current converter.



Fig. 13. Schematic of leading edge comparator.