# **Analysis Report**

# void stencilCompute2D<unsigned char, int=4>(unsigned char\*, unsigned char\*, unsigned int, unsigned int, unsigned char const \*)

| Duration                | 12.769 μs   |
|-------------------------|-------------|
| Grid Size               | [ 22,17,1 ] |
| Block Size              | [ 16,16,1 ] |
| Registers/Thread        | 20          |
| Shared Memory/Block     | 0 B         |
| Shared Memory Requested | 96 KiB      |
| Shared Memory Executed  | 96 KiB      |
| Shared Memory Bank Size | 4 B         |

# [0] GeForce GTX 960

| [0] 501 510 611 700            |                                          |  |  |  |  |  |  |
|--------------------------------|------------------------------------------|--|--|--|--|--|--|
| GPU UUID                       | GPU-0db32734-f94e-48a7-8b5d-4604317dc554 |  |  |  |  |  |  |
| Compute Capability             | 5.2                                      |  |  |  |  |  |  |
| Max. Threads per Block         | 1024                                     |  |  |  |  |  |  |
| Max. Shared Memory per Block   | 48 KiB                                   |  |  |  |  |  |  |
| Max. Registers per Block       | 65536                                    |  |  |  |  |  |  |
| Max. Grid Dimensions           | [ 2147483647, 65535, 65535 ]             |  |  |  |  |  |  |
| Max. Block Dimensions          | [ 1024, 1024, 64 ]                       |  |  |  |  |  |  |
| Max. Warps per Multiprocessor  | 64                                       |  |  |  |  |  |  |
| Max. Blocks per Multiprocessor | 32                                       |  |  |  |  |  |  |
| Single Precision FLOP/s        | 2.644 TeraFLOP/s                         |  |  |  |  |  |  |
| Double Precision FLOP/s        | 82.624 GigaFLOP/s                        |  |  |  |  |  |  |
| Number of Multiprocessors      | 8                                        |  |  |  |  |  |  |
| Multiprocessor Clock Rate      | 1.291 GHz                                |  |  |  |  |  |  |
| Concurrent Kernel              | true                                     |  |  |  |  |  |  |
| Max IPC                        | 6                                        |  |  |  |  |  |  |
| Threads per Warp               | 32                                       |  |  |  |  |  |  |
| Global Memory Bandwidth        | 112.16 GB/s                              |  |  |  |  |  |  |
| Global Memory Size             | 4 GiB                                    |  |  |  |  |  |  |
| Constant Memory Size           | 64 KiB                                   |  |  |  |  |  |  |
| L2 Cache Size                  | 1 MiB                                    |  |  |  |  |  |  |
| Memcpy Engines                 | 2                                        |  |  |  |  |  |  |
| PCIe Generation                | 2                                        |  |  |  |  |  |  |
| PCIe Link Rate                 | 5 Gbit/s                                 |  |  |  |  |  |  |
| PCIe Link Width                | 16                                       |  |  |  |  |  |  |
|                                |                                          |  |  |  |  |  |  |

# 1. Compute, Bandwidth, or Latency Bound

The first step in analyzing an individual kernel is to determine if the performance of the kernel is bounded by computation, memory bandwidth, or instruction/memory latency. The results below indicate that the performance of kernel "void stencilCompute2D<unsig..." is most likely limited by memory bandwidth. You should first examine the information in the "Memory Bandwidth" section to determine how it is limiting performance.

### 1.1. Kernel Performance Is Bound By Memory Bandwidth

For device "GeForce GTX 960" the kernel's compute utilization is significantly lower than its memory utilization. These utilization levels indicate that the performance of the kernel is most likely being limited by the memory system. For this kernel the limiting factor in the memory system is the bandwidth of the texture instruction units within the multiprocessors.



# 2. Memory Bandwidth

Memory bandwidth limits the performance of a kernel when one or more memories in the GPU cannot provide data at the rate requested by the kernel. The results below indicate that the kernel is limited by the bandwidth available to the L2 cache.

#### 2.1. Global Memory Alignment and Access Pattern

Memory bandwidth is used most efficiently when each global memory load and store has proper alignment and access pattern.

Optimization: Each entry below points to a global load or store within the kernel with an inefficient alignment or access pattern. For each load or store improve the alignment and access pattern of the memory access.

#### /home/adas/cuda-workspace/CudaVisionSysDeploy/Release/../src/init/../device/LBPHist/LBPcompute.cuh

|         | /nonic/adas/cuda-workspace/Cuda visions/specpioy/Release//sre/init//device/EDI Tris/EDI compute.cum                         |
|---------|-----------------------------------------------------------------------------------------------------------------------------|
| Line 62 | Global Load L2 Transactions/Access = 2.9, Ideal Transactions/Access = 1 [ 8640 L2 transactions for 2992 total executions ]  |
| Line 62 | Global Load L2 Transactions/Access = 2.9, Ideal Transactions/Access = 1 [ 8640 L2 transactions for 2992 total executions ]  |
| Line 62 | Global Load L2 Transactions/Access = 2.9, Ideal Transactions/Access = 1 [ 8640 L2 transactions for 2992 total executions ]  |
| Line 62 | Global Load L2 Transactions/Access = 2.9, Ideal Transactions/Access = 1 [ 8640 L2 transactions for 2992 total executions ]  |
| Line 62 | Global Load L2 Transactions/Access = 2.9, Ideal Transactions/Access = 1 [ 8640 L2 transactions for 2992 total executions ]  |
| Line 62 | Global Load L2 Transactions/Access = 2, Ideal Transactions/Access = 1 [ 5940 L2 transactions for 2992 total executions ]    |
| Line 62 | Global Store L2 Transactions/Access = 2, Ideal Transactions/Access = 1 [ 5940 L2 transactions for 2992 total executions ]   |
| Line 62 | Global Load L2 Transactions/Access = 2, Ideal Transactions/Access = 1 [ 5940 L2 transactions for 2992 total executions ]    |
| Line 62 | Global Load L2 Transactions/Access = 3.4, Ideal Transactions/Access = 1 [ 10160 L2 transactions for 2992 total executions ] |
| Line 62 | Global Load L2 Transactions/Access = 2.9, Ideal Transactions/Access = 1 [ 8640 L2 transactions for 2992 total executions ]  |
| Line 62 | Global Load L2 Transactions/Access = 2, Ideal Transactions/Access = 1 [ 5940 L2 transactions for 2992 total executions ]    |
| Line 64 | Global Store L2 Transactions/Access = 1.9, Ideal Transactions/Access = 1 [ 584 L2 transactions for 312 total executions ]   |

#### 2.2. GPU Utilization Is Limited By Memory Instruction Execution

The kernel's performance is potentially limited by the texture instruction units within the multiprocessors. These units are responsible for executing the instructions that result in accesses to memory. The table below shows the memory bandwidth used by this kernel for the various types of memory on the device.

Optimization: Examine the compute analysis results for this kernel to determine how to reduce utilization and improve efficiency of the texture instruction units.

| Transactions                  | Utilization    |              |      |      |          |        |       |
|-------------------------------|----------------|--------------|------|------|----------|--------|-------|
| Shared Memory                 |                |              |      |      |          |        |       |
| Shared Loads                  | 0              | 0 B/s        |      |      |          |        |       |
| Shared Stores                 | 0              | 0 B/s        |      |      |          |        |       |
| Shared Total                  | 0              | 0 B/s        | Idle | Low  | Medium   | High   | Max   |
| L2 Cache                      | •              |              |      |      |          |        |       |
| Reads                         | 70828          | 166.3 GB/s   |      |      |          |        |       |
| Writes                        | 6530           | 15.332 GB/s  |      |      |          |        |       |
| Total                         | 77358          | 181.632 GB/s | Idle | Low  | Medium   | High   | Max   |
| Unified Cache                 |                |              |      |      |          |        |       |
| Local Loads                   | 0              | 0 B/s        |      |      |          |        |       |
| Local Stores                  | 0              | 0 B/s        |      |      |          |        |       |
| Global Loads                  | 148462         | 223.058 GB/s |      |      |          |        |       |
| Global Stores                 | 6524           | 15.318 GB/s  |      |      |          |        |       |
| Texture Reads                 | 118800         | 278.935 GB/s |      |      |          |        |       |
| Unified Total                 | 273786         | 517.311 GB/s | Idle | Low  | Medium   | High   | Max   |
| Device Memory                 |                |              |      |      |          |        |       |
| Reads                         | 339            | 795.95 MB/s  |      |      |          |        |       |
| Writes                        | 1441           | 3.383 GB/s   |      |      |          |        |       |
| Total                         | 1780           | 4.179 GB/s   | Idle | Low  | Medium   | High   | Max   |
| System Memory                 |                |              |      |      |          |        |       |
| [ PCIe configuration: Gen2 x1 | .6, 5 Gbit/s ] |              |      |      |          |        |       |
| Reads                         | 0              | 0 B/s        | Idle | Low  | Medium   | High   | Max   |
| Writes                        | 5              | 11.74 MB/s   | idle | LOVV | Mediaiii | riigii | ITIGA |
| WITES                         | 5              | 11./4 MD/S   | Idle | Low  | Medium   | High   | Max   |

# 3. Instruction and Memory Latency

Instruction and memory latency limit the performance of a kernel when the GPU does not have enough work to keep busy. The performance of latency-limited kernels can often be improved by increasing occupancy. Occupancy is a measure of how many warps the kernel has active on the GPU, relative to the maximum number of warps supported by the GPU. Theoretical occupancy provides an upper bound while achieved occupancy indicates the kernel's actual occupancy.

### 3.1. Occupancy Is Not Limiting Kernel Performance

The kernel's block size, register usage, and shared memory usage allow it to fully utilize all warps on the GPU.

| Variable            | Achieved | Theoretical | Device Limit | Grid Size: [ 22,17,1 ] (374 blocks) Block Size: [ 16,16,1 | ] (256 threa |
|---------------------|----------|-------------|--------------|-----------------------------------------------------------|--------------|
| Occupancy Per SM    |          |             |              |                                                           |              |
| Active Blocks       |          | 8           | 32           | 0 3 6 9 12 15 18 21 24 27                                 | 30 32        |
| Active Warps        | 52.19    | 64          | 64           | 0 7 14 21 28 35 42 49                                     | 66 664       |
| Active Threads      |          | 2048        | 2048         | 0 256 512 768 1024 1280 1536 1                            | 792 2048     |
| Occupancy           | 81.6%    | 100%        | 100%         | 0% 25% 50% 75%                                            | 100%         |
| Warps               |          |             |              |                                                           |              |
| Threads/Block       |          | 256         | 1024         | 0 128 256 384 512 640 768 8                               | 96 1024      |
| Warps/Block         |          | 8           | 32           | 0 3 6 9 12 15 18 21 24 27                                 | 30 32        |
| Block Limit         |          | 8           | 32           | 0 3 6 9 12 15 18 21 24 27                                 | 30 32        |
| Registers           |          | 1           | 1            |                                                           |              |
| Registers/Thread    |          | 20          | 255          | 0 32 64 96 128 160 192 2                                  | 24 255       |
| Registers/Block     |          | 6144        | 65536        | 0 16k 32k 48k                                             | 64k          |
| Block Limit         |          | 10          | 32           | 0 3 6 9 12 15 18 21 24 27                                 | 30 32        |
| Shared Memory       |          |             |              |                                                           |              |
| Shared Memory/Block |          | 0           | 98304        | 0 32k 64k                                                 | 96k          |
| Block Limit         |          |             | 32           |                                                           |              |

#### 3.2. Occupancy Charts

The following charts show how varying different components of the kernel will impact theoretical occupancy.





# **Varying Shared Memory Usage**



# 4. Compute Resources

GPU compute resources limit the performance of a kernel when those resources are insufficient or poorly utilized. Compute resources are used most efficiently when all threads in a warp have the same branching and predication behavior. The results below indicate that a significant fraction of the available compute performance is being wasted because branch and predication behavior is differing for threads within a warp.

### 4.1. Divergent Branches

Compute resource are used most efficiently when all threads in a warp have the same branching behavior. When this does not occur the branch is said to be divergent. Divergent branches lower warp execution efficiency which leads to inefficient use of the GPU's compute resources.

Optimization: Each entry below points to a divergent branch within the kernel. For each branch reduce the amount of intra-warp divergence.

#### /home/adas/cuda-workspace/CudaVisionSysDeploy/Release/../src/init/../device/LBPHist/LBPcompute.cuh

Line 61 Divergence = 10.4% [ 312 divergent executions out of 2992 total executions ]

#### 4.2. Function Unit Utilization

Different types of instructions are executed on different function units within each SM. Performance can be limited if a function unit is over-used by the instructions executed by the kernel. The following results show that the kernel's performance is not limited by overuse of any function unit.

Load/Store - Load and store instructions for shared and constant memory.

Texture - Load and store instructions for local, global, and texture memory.

Single - Single-precision integer and floating-point arithmetic instructions.

Double - Double-precision floating-point arithmetic instructions.

Special - Special arithmetic instructions such as sin, cos, popc, etc.

Control-Flow - Direct and indirect branches, jumps, and calls.



#### 4.3. Instruction Execution Counts

The following chart shows the mix of instructions executed by the kernel. The instructions are grouped into classes and for each class the chart shows the percentage of thread execution cycles that were devoted to executing instructions in that class. The "Inactive" result shows the thread executions that did not execute any instruction because the thread was predicated or inactive due to divergence.



#### 4.4. Floating-Point Operation Counts

The following chart shows the mix of floating-point operations executed by the kernel. The operations are grouped into classes and for each class the chart shows the percentage of thread execution cycles that were devoted to executing operations in that class. The results do not sum to 100% because non-floating-point operations executed by the kernel are not shown in this chart.

