

No. 3744C

LC78815M

# Two-channel, 16-bit D/A Converter for Digital Audio Applications

#### Overview

The LC78815M is a two-channel, 16-bit D/A converter for digital audio applications. It incorporates two, independent dynamic level-shift converters, each comprising a 512-element resistor string, a 3-bit PWM circuit and a 4-bit level shifter.

The LC78815M reads 2s complement serial input data at a sampling rate of 400kHz. It features 0.09% maximum total harmonic distortion, good channel separation and excellent signal-to-noise ratio. The channel outputs are synchronized.

#### **Features**

- Two-channel 16-bit D/A conversion
- · 2s complement serial input data
- · Zero phase difference between left and right channels
- 8-times oversampling at 400kHz
- · No external sample-and-hold circuit required
- Low-power silicon-gate CMOS process
- Single 5V supply
- 20-pin MFP

### **Package Dimensions**

unit: mm

#### 3036B-MFP20



### Pin Assignment



# **Specifications**

# Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Ratings                       | Unit |
|-----------------------------|---------------------|-------------------------------|------|
| Supply voltage range        | V <sub>DD</sub> max | 0.3 to +7.0                   | V    |
| Input voltage range         | V <sub>IN</sub>     | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output voltage range        | V <sub>out</sub>    | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Operating temperature range | Topr                | −30 to +75                    | °C   |
| Storage temperature range   | Tsig                | -40 to +125                   | °C   |

# Allowable Operating Ranges at Ta = 25°C

| Parameter                    | Symbol          |                       | Ratings |                 |      |  |
|------------------------------|-----------------|-----------------------|---------|-----------------|------|--|
| T and notes                  | Зушьог          | min                   | typ     | max             | Unit |  |
| Supply voltage               | V <sub>DD</sub> | 4.5                   | 5.0     | 5.5             | V    |  |
| High-level reference voltage | VrefH           | V <sub>DD</sub> - 0.5 | -       | V <sub>DD</sub> | ٧    |  |
| Low-level reference voltage  | VrefL           | 0                     | -       | 0.5             | v    |  |

# DC Characteristics at Ta = -30 to +75°C, $V_{DD} = 4.5$ to 5.5V, $V_{SS} = 0$ V

| Parameter                  | Symbol           | Conditions               | Ratings            |     |                    | 11-24 |
|----------------------------|------------------|--------------------------|--------------------|-----|--------------------|-------|
|                            | Symbol           | Conditions               | min                | typ | max                | Unit  |
| High-level input voltage 1 | V <sub>IH1</sub> | All inputs except SYSCLK | 2.2                | -   | _                  | V     |
| Low-level input voltage 1  | V <sub>IL1</sub> | All inputs except SYSCLK | -                  | _   | 0.8                | V     |
| High-level input voltage 2 | V <sub>IH2</sub> | SYSCLK                   | 0.7V <sub>DD</sub> | -   | -                  | V     |
| Low-level input voltage 2  | V <sub>IL2</sub> | SYSCLK                   | -                  | _   | 0.3V <sub>DD</sub> | V     |
| Output load resistance     | R <sub>L</sub>   | Between pins 1 and 20    | 5                  | -   | _                  | kΩ    |

# AC Characteristics at Ta = -30 to +75°C, $V_{DD}$ = 4.5 to 5.5V, $V_{SS}$ = 0V

| Parameter        | Symbol           | Conditions              | Ratings |     |     | Unit  |
|------------------|------------------|-------------------------|---------|-----|-----|-------|
| i didiliotei     | Symbol           | Conditions              | min     | typ | max | Ullit |
| Clock pulsewidth | t <sub>cw</sub>  | SYSCLK                  | 25      | _   | _   | ns    |
| Olock palae Math | t <sub>BCW</sub> | BCLK                    | 35      | -   | -   | ns    |
| Setup time       | tos              | 1 DOMANOU DATAL DATAD   | 20      | _   | -   | ns    |
| Data hold time   | t <sub>DH</sub>  | LRCK/WCLK, DATAL, DATAR | 20      | -   | -   | ns    |

# Electrical Characteristics at Ta = 25 °C, $V_{DD} = 5.0 V$

| Parameter <sup>†</sup>    | Symbol | Conditions | Ratings |      |      | Unit   |
|---------------------------|--------|------------|---------|------|------|--------|
|                           | Symbol | Conditions | min     | typ  | max  | - Omit |
| Resolution                | RES    |            | -       | 16   | . –  | bits   |
| Conversion frequency      | fs     |            | -       | -    | 400  | kHz    |
| Total harmonic distortion | THD    | 1kHz, 0dB  | -       | 0.04 | 0.09 | %      |
| Crosstalk                 | СТ     | 1kHz, 0dB  | -       | -    | -85  | đВ     |
| Signal-to-noise ratio     | S/N    | JIS-A      | 96      | -    | -    | dB     |
| Full-scale output voltage | VFS    | ;          | _       | 3.3  | -    | Vp-p   |
| Power dissipation         | Pd     |            | -       | 35   | 60   | mW     |

<sup>1.</sup>  $f_S = 88.2 \text{kHz}$ 

# **Block Diagram**



# **Switching Characteristics**



P. . . . .

#### LC78815M

# **Pin Functions**

| Number | Name             | Functions                                                                    |
|--------|------------------|------------------------------------------------------------------------------|
| 1      | CH1OUT           | Left-channel pulsewidth modulated output                                     |
| 2      | REFH             | High-level reference voltage input. Normally connected by capacitor to AGND. |
| 3      | VrefH            | High-level reference voltage input                                           |
| 4      | AV <sub>DD</sub> | 5V analog supply                                                             |
| 5      | LRCK/WCLK        | Word latch clock input                                                       |
| 6      | DATAL            | Left-channel serial data input                                               |
| 7      | DATAR            | Right-channel serial data input                                              |
| 8      | BCLK             | Serial data bit clock input                                                  |
| 9      | SYSCLK           | System clock input                                                           |
| 10     | DV <sub>DD</sub> | 5V digital supply                                                            |
| 11     | TSTOUT           | Test mode output. Normally open.                                             |
| 12     | FSEL             | Digital audio data select input                                              |
| 13     | MODE1            | Serial input data and timing mode select input 1                             |
| 14     | MODE2            | Serial input data and timing mode select input 2                             |
| 15     | DGND             | Digital ground                                                               |
| 16     | REFL             | Low-level reference voltage input. Normally connected by capacitor to AGND.  |
| 17     | AGND             | Analog ground                                                                |
| 18     | VrefL            | Low-level reference voltage input                                            |
| 19     | NC               | No connection                                                                |
| 20     | CH2OUT           | Right-channel pulsewidth modulated output                                    |

## **Functional Description**

The LC78815M has two independent channels, each comprising a serial-to-parallel converter, latch, 16-bit levelshift D/A converter and output buffer amplifier. Each 16-

bit data word is split into three fields—D0 to D3, D4 to D6, and D7 to D15—and each field is connected to a different section of the D/A converter, as shown in Figure 1.



Figure 1. D/A converter

#### Data Input

Data input is in 2s complement format with the most-significant bit first. Each bit is clocked in on the rising edge of BCLK. When FSEL is LOW, data is clocked serially into DATAL and DATAR, and when HIGH, data is clocked in parallel to DATAL.

The LC78815M supports the data formats shown in Figures 2 to 8. The format shown in Figure 2, for example, is used for the interface to compact disc player digital signal processors such as the LC7860KA and LC7863KA.

#### **Resistor String and Switching Circuit**

The resistor-string voltage divider comprises 512 equalvalue resistors and is driven by D7 to D15 of the input word. The switching circuit selects a pair of adjacent taps, V1 and V2, from the ladder and connects them to the PWM circuit as shown in Figure 1. The difference between these voltages is  $(V_H - V_L)/512$ , where  $V_H$  and  $V_L$  are the HIGH and LOW-level reference voltages, respectively.

#### **PWM Circuit**

The PWM circuit modulates the voltage  $V_1 - V_2$ . The duty cycle is selected by D4 to D6 of the input word. The average output voltage is one of eight equally-spaced voltage levels between  $V_1$  and  $V_2$ .

#### **Level Shifter**

The level shifter selects one of sixteen equally-spaced voltage levels across the resistor string by changing the resistances  $VR_L$  and  $VR_H$ . The voltage levels are selected by D0 to D3 of the input word.

 $VR_L$  and  $VR_H$  are changed in steps of R/128, where R is the resistance of each string resistor. The sum of  $VR_L$  and  $VR_H$  is constant.

### **Reference Voltages**

The voltages applied to VrefL and VrefH are usually 0V and 5V, respectively. Capacitors of approximately 47µF should be connected between REFL and AGND, and REFH and AGND.

### **Timing Modes**

The LC78815M operates in one of seven timing modes selected by the logic levels applied to MODE1 and MODE2.

#### Alternate left/right-channel input (FSEL = HIGH)

MODE1 = LOW, MODE2 = LOW

MODE1 = LOW, MODE2 = HIGH



Figure 2. Alternate timing mode 1



Figure 3. Alternate timing mode 2

#### MODE1 = HIGH, MODE2 = LOW



# Simultaneous left/right-channel input (FSEL = LOW)

MODE1 = LOW, MODE2 = LOW





The word clock signal is LRCK/WCLK1 when SYSCLK is LOW, and LRCK/WCLK2 when SYSCLK is HIGH. 2 15 <u>ee</u> \*\* 2 LRCK/ WCLK' DATAR 80,K



#### MODE1 = HIGH, MODE2 = HIGH



Figure 7. Simultaneous timing mode 2



Figure 8. Simultaneous timing mode 4

### **Design Information**

#### **Ground Lines**

Ensure that the digital and analog ground lines are separate, and that DGND and AGND are connected correctly.

#### **Supply Voltage**

Use a high-stability, low-impedance supply for reference and supply voltages. AVDD and DVDD should be connected to the same supply to prevent possible latch-up.

## Sample Application Circuit



- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees, jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.