# COM 204 – Digital Logic Systems

Assist. Prof. Özge ÖZTİMUR KARADAĞ

- Assist. Prof. Özge ÖZTİMUR KARADAĞ
  - Email: <u>ozge.karadag@alanya.edu.tr</u>

- Asistant: Gürkan Çelik
  - Email: gurkan.celik@alanya.edu.tr

## Digital Logic Systems – COM 204

Prerequisite: Digital Logic Design

• Book: Morris Mano, Digital Design, 4th edition

#### • Evaluation:

• Midterm Quantity:1 Percentage: 40%

• Final : Quantity:1 Percentage: 60%

## Weekly Plan

| Week        |                                                                                           |
|-------------|-------------------------------------------------------------------------------------------|
| 21 February | Introduction, Material Related to Combinational Circuit                                   |
| 28 February | Synchronous Sequential Logic: Analysis of Clocked Sequential Circuits                     |
| 7 March     | Synchronous Sequential Logic: State Reduction and Assignment, Flip-Flop Excitation Tables |
| 14 March    | Design of Counters, Problems                                                              |
| 21 March    | Registers, Shift Registers                                                                |
| 28 March    | Ripple Counters, Synchronous Counters                                                     |
| 4 April     | Timing, Problems                                                                          |
| 10-16 April | Midterm (tentative)                                                                       |
| 18 April    | Random Access Memory (RAM), Memory Decoding, Error Detection and Correction               |
| 25 April    | ADM (Algorithmic State Machine), Realization of the Control Circuit                       |
| 2 May       | ADM                                                                                       |
| 9 May       | ADM: Design with Multiplexers                                                             |
| 16 May      | ADM: PLA (Programmable Logic Array)                                                       |
| 23 May      | Asynchronous Sequential Logic: Analysis                                                   |
| 30 May      | Asynchronous Sequential Logic: Design Procedure                                           |

The plan is tentative. Possible changes will be announced during lectures.

• Lab will start in April. Follow the announcements.

• Questions??

## Digital Logic Design

- Binary System
- Boolean Algebra and Logic Gates
- Combinational Circuits
  - Binary adder-subtractor
  - Decoder
  - Encoder
  - Multiplexer

- A decoder is a combinational circuit that converts Binary information from n input lines to a maximum of 2<sup>n</sup> unique output lines.
- n-to-m line decoders, where m≤2<sup>n</sup>
- Ex: three-to-eight line decoder





• Three-to-eight line decoder (Binary-to-octal conversion)

| Inputs |    |   |                |    | Outputs        |                |    |                |                |    |
|--------|----|---|----------------|----|----------------|----------------|----|----------------|----------------|----|
| x      | y  | z | D <sub>0</sub> | Di | D <sub>2</sub> | D <sub>3</sub> | D4 | D <sub>5</sub> | D <sub>6</sub> | D  |
| 0      | 0  | 0 | 1              | 0  | 0              | 0              | 0  | 0              | 0              | 0. |
| 0      | 0  | 1 | 0              | 1  | 0              | 0              | 0  | 0              | 0              | 0  |
| 0      | 1  | 0 | 0              | 0  | 1              | 0              | 0  | 0              | 0              | 0  |
| 0      | 1  | 1 | 0              | 0  | 0              | 1              | 0  | 0              | 0              | 0  |
| 1      | 0  | 0 | 0              | 0  | 0              | 0              | 1  | 0              | 0              | 0  |
| 1      | 0  | 1 | 0              | 0  | 0              | 0              | 0  | 1              | 0              | 0  |
| 1      | 1. | 0 | 0              | 0  | 0              | 0              | 0  | 0              | 1              | 0  |
| 1      | 1  | 1 | 0              | 0  | 0              | 0              | 0  | 0              | 0              | 1  |

- Ex: two-to-four line decoder with **enable** input
  - Circuit is disabled when E=1

| E. | A | В  | $D_0$ | $D_1$ | $D_2$ | $D_3$ |
|----|---|----|-------|-------|-------|-------|
| 1  | X | X  | 1     | 1     | 4:    | 1     |
| O. | 0 | -0 | 0     | 1.    | 3     | 1     |
| 0  | 0 | 1  | 1     | 0     | 1     | 1     |
| 0- | 1 | 0  | 1     | 1     | 0     | 1     |
| 0  | 1 | 1  | 1     | 1     | 1     | 0     |



- A decoder may operate with complemented or uncomplemented outputs.
- The enable input may be activated with a 0 or a 1 signal.
- Some decoders have two or more enable inputs that must satisfy a given logic condition in order to enable the circuit.

- Demultiplexer: A circuit that receives information from a single line and directs it to one of 2<sup>n</sup> possible output lines. The selection of the specific output is controlled by the bit combination of n selection lines.
- A decoder with enable input can function as a demultiplexer.
  - In the figure, one-to-four line demultiplexer
    - E is the input
    - A and B are selection inputs
    - Ex: if selection AB=10, output D<sub>2</sub> will be same as E.

| E | A | В  | $D_0$ | $D_1$ | $D_2$ | $D_3$ |
|---|---|----|-------|-------|-------|-------|
| 1 | X | X  | 1     | 1     | 1     | 1     |
| 0 | 0 | -0 | 0     | 1     | 1     | 1     |
| 0 | 0 | 1  | 1     | 0     | 1     | 1     |
| 0 | 1 | 0  | 1     | 1     | 0     | 1     |
| 0 | 1 | 1  | 1     | 1     | i     | 0     |



- Decoders with enable inputs can be connected to form a larger decoder circuit.
- Ex: 3-to-8 line decoders with enable inputs connected to form a 4-to-16 line decoder.
  - w=0: top decoder is enabled, the other is disabled bottom decoder outputs are all 0's.
    top eight outputs generate minterms 0000 to 0111
  - w=1: top decoder is disabled, the other is enabled, the bottom decoder outputs generate minterms 1000 to 1111

the outputs of top decoder are all 0's



- Any Boolean Function can be represented in Sum of Products form.
- A decoder provides all minterms as its outputs.
- So any Boolean function with n inputs and m outputs can be implemented using a n-to-2<sup>n</sup> line decoder and m OR gates.

## Example Combinational Logic Implementation

- Implement a full adder using a decoder and OR gates.
- Truth table for full adder?

| X | У | Z(carry from the previous lower significant position) | С | S | abla                         |
|---|---|-------------------------------------------------------|---|---|------------------------------|
| 0 | 0 | 0                                                     | 0 | 0 | $S = \sum_{i=1}^{n} (i)^{n}$ |
| 0 | 0 | 1                                                     | 0 | 1 |                              |
| 0 | 1 | 0                                                     | 0 | 1 | $C = \sum_{i=1}^{n} (i)^{n}$ |
| 0 | 1 | 1                                                     | 1 | 0 |                              |
| 1 | 0 | 0                                                     | 0 | 1 |                              |
| 1 | 0 | 1                                                     | 1 | 0 |                              |
| 1 | 1 | 0                                                     | 1 | 0 |                              |
| 1 | 1 | 1                                                     | 1 | 1 |                              |

$$S = \sum (1,2,4,7)$$

$$C = \sum (3,5,6,7)$$

## Example ...

$$S = \sum (1,2,4,7)$$

$$C = \sum (3,5,6,7)$$

- What do we need?
  - 3-to-8 line decoder
  - 2 OR gates



- Digital Circuit that performs the inverse operation of a decoder.
- Has 2<sup>n</sup> (or fewer) inputs and n output lines.
- The output lines generate the binary code corresponding to the input value.
- Ex: Octal-to-Binary encoder with the following truth table (it is assumed that only one input has a value of 1 at any given time.)

| Inpu           | puts           |                |                |                |                |                |                | Out | puts |   |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-----|------|---|
| D <sub>0</sub> | D <sub>1</sub> | D <sub>2</sub> | D <sub>3</sub> | D <sub>4</sub> | D <sub>5</sub> | D <sub>6</sub> | D <sub>7</sub> | x   | y    | z |
| 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0   | 0    | 0 |
| 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0              | 0   | 0    | 1 |
| 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0              | 0   | 1    | 0 |
| 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 0   | 1    | 1 |
| 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 1   | 0    | 0 |
| 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 1   | 0    | 1 |
| 0              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 1   | 1    | 0 |
| 0              | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 1   | 1    | 1 |

- If two inputs are 1. How to resolve the ambiguity?
  - Define a priority rule for inputs.
- How to distinguish the case all inputs are 0 and D0=1?
  - Define an additional output which will be set when at least one input is 1.

• Priority Encoder: If two or more inputs are equal to 1 at the same time, the input having the highest priority will take precedence.

|    | Inp   | uts            | (              | utput: | S |   |
|----|-------|----------------|----------------|--------|---|---|
| Do | $D_1$ | D <sub>2</sub> | D <sub>3</sub> | х      | у | V |
| 0  | 0     | 0              | 0              | X      | X | 0 |
| 1  | 0     | 0              | 0              | 0      | 0 | 1 |
| X  | 1     | 0              | 0              | 0      | i | 1 |
| X  | X     | -1             | 0              | 1      | 0 | 1 |
| X  | X     | X              | 1              | 1      | 1 | 1 |

• V(valid bit) is set when one or more inputs are equal to 1.

### • Priority Encoder example:

|    | Inp            | uts            |                | utput | S |   |
|----|----------------|----------------|----------------|-------|---|---|
| Do | D <sub>1</sub> | D <sub>2</sub> | D <sub>3</sub> | X     | у | ν |
| 0  | 0              | 0              | 0              | X     | х | 0 |
| 1  | 0.             | 0              | 0              | 0     | 0 | 1 |
| X  | 1              | 0              | 0              | 0     | I | 1 |
| X  | X              | - 1            | 0              | 1     | 0 | 1 |
| X  | X              | X              | 1              | 1     | 1 | 1 |

#### Karnauph maps?

|    | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| 00 | X  | 1  | 1  | 1  |
| 01 | 0  | 1  | 1  | 1  |
| 11 | 0  | 1  | 1  | 1  |
| 10 | 0  | 1  | 1  | 1  |

|    | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| 00 |    |    |    |    |
| 01 |    |    |    |    |
| 11 |    |    |    |    |
| 10 |    |    |    |    |

|    | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| 00 |    |    |    |    |
| 01 |    |    |    |    |
| 11 |    |    |    |    |
| 10 |    |    |    |    |

### • Priority Encoder example:

|    | Inp            | uts            |                | utput | S |   |
|----|----------------|----------------|----------------|-------|---|---|
| Do | D <sub>1</sub> | D <sub>2</sub> | D <sub>3</sub> | X     | у | ν |
| 0  | 0              | 0              | 0              | X     | х | 0 |
| 1  | 0.             | 0              | 0              | 0     | 0 | 1 |
| X  | 1              | 0              | 0              | 0     | I | 1 |
| X  | X              | - 1            | 0              | 1     | 0 | 1 |
| X  | X              | X              | 1              | 1     | 1 | 1 |

#### Karnauph maps?

$$x=D_2+D_3$$

|    | 00 | 01 | 11 | 10 |
|----|----|----|----|----|
| 00 | X  | 1  | 1  |    |
| 01 | 1  | 1  | 1  |    |
| 11 | 1  | 1  | 1  |    |
| 10 |    | 1  | 1  |    |

$$y=D_3+D_1D_2'$$



$$V = D_0 + D_1 + D_2 + D_3$$

### Priority Encoder

$$x=D_2+D_3$$

$$y=D_3+D_1D_2'$$

$$V = D_0 + D_1 + D_2 + D_3$$



- A multiplexer is a combinational circuit that selects Binary information from one of many input lines and directs it to a single output line.
- The selection of a particular input line is controlled by a set of selection lines.
- There are 2<sup>n</sup> input lines and n selection lines whose bit combinations determine which input is selected.
- Ex: a two-to-one-line multiplexer and its block diagram:





• Ex: A four-to-one-line multiplexer's logic diagram and function table:



| $S_1$ | $S_0$ | Y              |
|-------|-------|----------------|
| 0     | 0     | I <sub>0</sub> |
| 0     | 1     | $I_1$          |
| 1     | 0     | $I_2$          |
| 1     | 1     | $l_3$          |

- A multiplexer is also called a selector, since it selects one of many inputs.
- A multiplexer may have an enable input to control the operation of the unit.
- A multiplexer can be constructed using a decoder.
  - Ex: a 4-to-1-line multiplexer can be constructed using a 2-to-4 line decoder and gates. How?



- Multiplexer circuits can be combined with common selection inputs to provide multiple-bit selection logic.
- Ex: A quadruple 2-to-1 line multiplexer's logic diagram and function table:





- Boolean Function implementation:
  - Previously we have seen how to use a decoder to implement a boolean function.
  - A multiplexer is a decoder that includes the OR gate within the unit.
    - The minterms of the function are generated in a multiplexer by the circuit associated with the selection inputs.
    - The individual minterms can be selected by the data inputs.
    - A boolean function with n variables can be implemented with a multiplexer that has n selection inputs and 2<sup>n</sup> data inputs, one for each minterm.

- Boolean Function implementation:
  - Boolean function of n variables can be implemented with a multiplexer that has n-1 selection inputs.
  - The n-1 variables of the function are connected to the selection inputs of the multiplexer.
  - The remaining single variable of the function is used for the data inputs.
  - If the sigle variable is z, each data of the multiplexer will be z, z', 1 or 0.

• Boolean Function implementation:

• Ex:  $F(x,y,z) = \sum (1,2,6,7)$ 

| X | У | Z | F |                  |
|---|---|---|---|------------------|
| 0 | 0 | 0 | 0 |                  |
| 0 | 0 | 1 | 1 |                  |
| 0 | 1 | 0 | 1 |                  |
| 0 | 1 | 1 | 0 | How to represent |
| 1 | 0 | 0 | 0 | F using inputs?  |
| 1 | 0 | 1 | 0 |                  |
| 1 | 1 | 0 | 1 |                  |
| 1 | 1 | 1 | 1 |                  |



- Boolean Function implementation:
  - Ex:  $F(x,y,z) = \sum (1,2,6,7)$



## Review questions

- Using half adders:
  - Design a four-bit combinational circuit incrementer (a circuit that adds 1 to a four-bit binary number)
  - Design a four-bit combinational circuit decrementer (a circuit that subtracts 1 from a four-bit binary number)



## Review questions

• Construct a 16x1 multiplexer with two 8x1 and one 2x1 multiplexers. Use block diagrams.





