## **Computer Organization**

## **Project2**

## **Modules:**

- 1. The module mips\_core: In this module, I firstly parsed the instruction for \$rs, \$rt, \$rd, opcode, function code and shamt. Then I used two 5 bits wire for rs\_content and rt\_content. After these declariations and parsing, I called the module that is called mips\_registers in order to read the the contents of rs and rd from memory and according to these values and the function code I made the available operation (add, sub ...). Thus I implement the ALU in this module. Then I changed the value of the write signal 1 to write the result to the memory in mips\_registers module.
- 2. The module mips\_registers: In this module, I firstly read the file that is called "registers.mem" into registers. Then I read the data from the registers into read\_data1 and read\_data2 according to read\_reg\_1 and read\_reg\_2. Then I controlled the signal\_reg\_write to write to registsters the write\_data (the result) or not. If the signal is 1, the result is written to the registers.
- **3.** The testbench module mips\_core\_testbench: I write nine differents instructions to test. After the result is calculated, I write the result into the file. I did not write one more testbench for the module mips\_registers because on the modelSim, the module can be tested with this testbench.