

# POLITECNICO DI TORINO

#### CORSO DI LAUREA MAGISTRALE IN INGEGNERIA ELETTRONICA

# INTEGRATED SYSTEMS ARCHITECTURE

Laboratory 1

Bernunzo Angela 198721 Busignani Fabio 197883 Gianoglio Emanuele 200090

# Contents

| In           | Introduction 1                                              |                                  |  |  |  |  |  |  |
|--------------|-------------------------------------------------------------|----------------------------------|--|--|--|--|--|--|
| 1            | Design by Hand  1.1 A brief introduction to FIR  1.2 Design | 2<br>2<br>2<br>3<br>4            |  |  |  |  |  |  |
| 2            | Simulation                                                  | 6                                |  |  |  |  |  |  |
|              |                                                             |                                  |  |  |  |  |  |  |
| 3            | Synthesis  3.1 Results                                      | 8<br>9<br>9<br>9                 |  |  |  |  |  |  |
| 4            | Place and Route                                             | 11                               |  |  |  |  |  |  |
| •            | 4.1 Import the design                                       | 11<br>11<br>12<br>12<br>13       |  |  |  |  |  |  |
| A            | VHDL                                                        | 17                               |  |  |  |  |  |  |
|              | A.2 Multiplier                                              | 17<br>17<br>18<br>18<br>19<br>22 |  |  |  |  |  |  |
| В            | Verilog                                                     | 25                               |  |  |  |  |  |  |
|              | B.1 Testbench                                               | 25                               |  |  |  |  |  |  |
| $\mathbf{C}$ | C.1 Function: from complement to integer                    | 26<br>26<br>26<br>27<br>28       |  |  |  |  |  |  |
| D            |                                                             | <b>29</b><br>29                  |  |  |  |  |  |  |

## Introduction

The aim of this laboratory is to design a *FIR* filter which respects some constraints shown below.

This project is divided into three different steps:

- 1. Simulation and verification of our system (Sec.2).
- 2. Synthesis of the filter (Sec.3).
- 3. Place and route of the FIR (Sec.4).

Before starting with the previous steps, we had to design by hand the FIR (Sec:1). The design specifications provided to us are the following ones:

- number of taps for the filter  $(n_t)$  equal to 7;
- number of bits to represent the input/output data  $(n_b)$  equal to 8;
- number of pipeline levels  $n_p$  equal to 2.

In order to achieve this project we used five different softwares:

- Modelsim to compile and simulate VHDL code sources of the filter;
- Matlab and Code::Blocks to verify results obtained by simulation;
- Synopsys Design Compiler for synthesising of the FIR, to find the area of the design, and to compute the first valuation of power consumption;
- Cadence SOC Encounter to achieve the place and route the FIR and to compute the second evaluation of power consumption.

In the following sections the steps that we have followed are shown.

# 1 Design by Hand

The first step to realize the filter is given by the design of it by hand.

#### 1.1 A brief introduction to FIR

FIR (Finite Impulse Response) is a set of digital filters, an important class of LTI (Linear Time-Invariant) systems designed to modify the frequency properties of a signal. Differently from the continuous-time filters, realized by resistors and reactive components, digital filters are composed of adders, multipliers, and delay elements (registers).

There are two kinds of digital filter: FIR and IIR. The difference between them is given by presence of feedback in seconds. So, while output signal in IIR filter is given by the following equation:

$$y_i = \sum_{j=0}^{n_t - 1} x_{i-j} \cdot H_j - \sum_{j=1}^{m_t - 1} y_{i-j} * K_j;$$
(1)

in case of FIR filter the equation become:

$$y_i = \sum_{j=0}^{n_t - 1} x_{i-j} \cdot H_j. \tag{2}$$

So, for a FIR filter, the output is a weighted sum of the current and a finite number of previous values of the input. In (Eq:2),  $H_j$  are the  $tap\ weights$  which define the filter's behavior.

# 1.2 Design

In this project the number of tabs is equal to 7, thus the FIR can be represented by the block diagram in (Fig.1) where each input signals and the output are expressed by 8 bits, while the internal parallelism is such as to guarantee no information loss inside.



Figure 1: Block diagram of a 7-taps FIR



Figure 2: Pipelined FIR

#### 1.2.1 Pipelining

Pipelining leads to a reduction in the critical path. In fact considering the first version of filter (Fig.1) the critical path is limited by one multiply and six adders.

$$T_{cp_1} = T_M + 6 \cdot T_A \tag{3}$$

Where:

- $\bullet$   $T_{M}$  is the time taken for multiplication;
- ullet  $\mathbf{T}_{\mathbf{A}}$  is the time taken for addition.

In order to achieve a good pipelined architecture the previous block diagram is changed to realize a balancing path (Fig:2).

Considering the balacing path structure, without any pipelining latches, the critical path decrease becomes:

$$T_{cp_1} = T_M + 3 \cdot T_A \tag{4}$$

Now, starting by this architecture, pipelining registers can be introduced along the datapath for reducing the critical path.

Assuming that multiplication takes twice the time needed by the addition  $(T_M \simeq 2 \cdot T_A)$ , a first pipelining level can be inserted between multipliers and adders. So, the critical path became:

$$T_{cp_2} = 3 \cdot T_A \tag{5}$$

The second, and last, pipelining level can be inserted in two different feed-forward cutset obtaining the same critical path reduction: between first and second adders level and between second and third adder level. In order to limit the power consumption and the required area, the best choice is shown in (Fig:2), where the dashed line indicates pipelining registers. In fact, in this case the pipelining registers are two instead of four.

Finally, the time required by critical path is:

$$T_{cp_3} = 2 \cdot T_A \simeq T_M \tag{6}$$

#### 1.2.2 Handshake

To communicate with the remaining part of the circuit two different signals are exploited:

- 1. VIN, Validation Input, setted when a new input sample is available, neglected otherwise;
- 2. VOUT, Validation Output, setted when output signal is available, neglected otherwise.

VOUT is kept low until the input shift register is completely full and the operations are done. For realizing this behaviour when VIN is asserted, it passes through input shift register and pipelinig level, whereupon it is provided outside as VOUT signal. A sort of bypassing is implemented to keep the coherence between VOUT and DOUT when VIN is at low logic level.

A complete view of the filter is shown in (Fig:3).



Figure 3: RTL view of the architecture

#### 2 Simulation

After the design by hand, we have to use Modelsim in order to verify our system and to simulate it.

Starting with the simulation of our system we used the provided verilog test bench that includes clock generator, data generator and data sink. We linked our system following the provided instructions and then we performed the 100 samples simulation.



Figure 4: Simulation

Through the waveform viewer we have checked that our system works correctly according to the expected timing evolution and then we started to analyze the numerical results.

The output of  $data\_sink$  block is a text file containing the results obtained through the Modelsim simulation in 2's complement 8 bit integer format converted into decimal base e.g.: 11101111 = -17.

In order to verify the correctness of this results, we have implemented by Matlab the SW model of our system.

First of all we have written a program (TB.m) that reads the inputs from the text file generated by data\_generator block and computes the results considering all the input data like 2's complement 8 bit integer numbers converted into decimal base e.g.: 10000000 = -128. At the end of this computation the results are truncated in order to keep the parallelism of 8 bit, like in the HDL implementation, and are written onto a text file into decimal base format according to the output format of Modelsim simulation.

In this way we can compare the two output text files: the one provided by Modelsim and the other provided by Matlab.

This comparison is made by C language program that opens the two files and compares their contents. The output of the C program is that the comparison is successfull and thus we are sure that our HW system works correctly according to the SW model.

Moreover we want to be sure that the achieved results are not very different from

the real results that we would had if the input data were handled like fixed point numbers and with none truncation during the computation.

In order to do that, first of all we have transformed the integer results obtained by Modelsim and Matlab model into 8 bit fixed point format (Q4.4) numbers and then into decimal base through the function int2fix4 (see Matlab code) e.g.: 11101111 = 1110.1111 = -1.0625.

Then we have written another Matlab program (FIR.m) that implements our system handling the input data like fixed point Q(1.7) numbers through the function int2fix (see Matlab code) e.g.: 1.0000000 = -1.

The input data, transformed into decimal base numbers, are processed by SW with none truncation mechanism.

These results are compared with the previous results, where truncation were been performed.

Comparing the first ten results in order to have an idea of the consequences of the truncation, we can state that the obtained result is acceptable, in fact there isn't a relevant difference between the numbers (see the table).

| Result with truncation | Results without truncation |  |  |
|------------------------|----------------------------|--|--|
| -1.0625                | -1.0049                    |  |  |
| 0.1875                 | 0.2084                     |  |  |
| -0.3750                | -0.3593                    |  |  |
| -0.2500                | -0.2321                    |  |  |
| -0.6250                | -0.6005                    |  |  |
| 1.1875                 | 1.2380                     |  |  |
| 0.0000                 | 0.0135                     |  |  |
| -0.8125                | -0.7745                    |  |  |
| 1.3125                 | 1.3155                     |  |  |
| -1.8750                | -1.8184                    |  |  |

Table 1: Results comparison

# 3 Synthesis

After that simulation is done, the next step is given by the **synthesis** of the filter, in order to perform it the *Synopsys Design Compiler* software is exploited. First of all we have prepared a file named **.synopsys\_dc.setup** which contains the names and the file path of the technology libraries used during the synthesis. The content of this file is the following:

```
define_design_lib WORK -path ./work
set search_path [list . /software/synopsys/syn_current
   /libraries/syn/software/s$
set link_library [list "*" "fast.db" "fast.db"
   "dw_foundation.sldb" ]
set target_library [list "fast.db" "fast.db" ]
set symbol_library [list "tsmc090.sdb" ]
set synthetic_library [list "dw_foundation.sldb"]
```

After, we have continued this step importing the synthesizable source files, which describe our architecture in VHDL language, and setting the constraints, like clock frequency, uncertainty of clock signal (due to be affected by jitter), delay of input and output ports, load capacitance of each output port. To ease all of this we realized a source file (.src) contains the follows code (which also starts the synthesis):

```
analyze -f vhdl -lib WORK ../src/adder.vhd
analyze -f vhdl -lib WORK ../src/mult.vhd
  analyze -f vhdl -lib WORK ../src/mux.vhd
analyze -f vhdl -lib WORK ../src/package_vett_reg.vhd
  analyze -f vhdl -lib WORK ../src/reg_pipe.vhd
6 analyze -f vhdl -lib WORK ../src/ShiftIN_bit.vhd
  analyze -f vhdl -lib WORK ../src/ShiftIN.vhd
s analyze -f vhdl -lib WORK ../src/SHIFT.vhd
  analyze -f vhdl -lib WORK ../src/FIR.vhd
10 set_ultra_optimization true
  set power_preserve_rtl_hier_names true
elaborate FIR -lib WORK > ./elaborate.txt
  uniquify
14 link
  create_clock -name MYCLK -period 10.0 CLK
16 set_dont_touch_network MYCLK
  set_clock_uncertainty 0.07 [get_clocks MYCLK]
18 set_input_delay 0.5 -max -clock MYCLK [remove_from_collection
   [all_inputs] CLK]
20 set OLOAD [load_of fast/BUFX4/A]
  set_load $OLOAD [all_outputs]
22 set_wire_load_model -name tsmc090_w140
  compile_ultra
```

#### 3.1 Results

At this point we exploited the synthesis to view and analyze its results.

#### **3.1.1** Timing

From *timing report* two important parameters are highlighted and can be show in the last line of the document:

```
data required time 9.87
data arrival time -4.47
slack (MET) 5.41
```

First parameter is given by slack. Since its value is positive (5.41) our filter met all the applied constraints, thus it can be well work at  $100 \ MHz$ . Second parameter is the critical path delay, its value give us the maximum clock frequency achievable from our design. This upper bound frequency is:

$$f_{MAX} = \frac{1}{T_{CP}} = \frac{1}{4.47 \ ns} \simeq 224 \ MHz$$
 (7)

Thus, the maximum working frequency is more than double that of the reference frequency.

#### 3.1.2 Area consumption

Watching area report we can see the dimension of our device (which are expressed in  $\mu m^2$ ).

```
Number of ports:
                                 76
Number of nets:
                               1869
Number of cells:
                               1414
Number of references:
                                 50
Combinational area:
                            9985.651109
Noncombinational area:
                            4696.473700
Net Interconnect area:
                            818350.937500
Total cell area:
                            14682.125000
Total area:
                            833033.062500
```

# 3.2 Switching-activity-based power consumption estimation

Using jointly *Modelsim* and *Synopsys Design Compiler* we performed a first power consumption estimation. With the first software we computed switching activity, which is given as an input of the second one in order to obtain the follows power report:

```
Global Operating Voltage = 1.1
 Power-specific unit information :
     Voltage Units = 1V
     Capacitance Units = 1.000000pf
     Time Units = 1ns
     Dynamic Power Units = 1mW
                                (derived from V,C,T units)
     Leakage Power Units = 1pW
   Cell Internal Power = 1.2230 mW
                                        (81%)
   Net Switching Power = 282.6312 uW
                                        (19%)
13 Total Dynamic Power
                          1.5057 mW (100%)
15 Cell Leakage Power
                    = 47.5540 uW
```

From this report we can see how the greater contribution in power consumption is given by short-circuit currents (*Cell Internal Power*).

#### 4 Place and Route

In the last step a new directory named *soce* is required and some changes to the netlist file are applied, in order to perform the design flow of the project. The tools used are again **Encounter** and **Modelsim**. The procedure followed is:

- Import the design;
- Floorplanning;
- Power planning and routing;
- Cell placing;
- Signal routing;
- Timing and design analysis.

#### 4.1 Import the design

After we set the top of the hierarchy and the target technology libraries, for the timing and the geometry, the file design.conf has been imported and loaded.

#### 4.2 Floorplanning and Power planning and routing

By following the instructions we were able to set the area and the rings, for the power supply  $(V_{DD})$  and  $V_{SS}$ , around it. After that, we could see the height of the cells and the channels used for ring routing, set at 4  $\mu$ m by the boundaries for all the four edges. Two different values of the metal layers height had been chosen, so that the power and ground signal could reach the whole chip without any congestion. In (Fig. 5) there is a list of each metal layer and the values for horizontal lines and vertical ones are specified:

|    |            | size is set  |            |           |        |         |
|----|------------|--------------|------------|-----------|--------|---------|
| #U | sing autom | atically gen | erated gce | ell grid. |        |         |
| #  | Layer      | Direction    | #Track     | Blocked   | #Gcell | Blocked |
| #  |            |              |            |           |        |         |
| #  | Metal 1    | Н            | 533        | Θ         | 1332   | 85.06%  |
| #  | Metal 2    | V            | 560        | Θ         | 1332   | 0.00%   |
| #  | Metal 3    | н            | 533        | Θ         | 1332   | 0.00%   |
| #  | Metal 4    | V            | 560        | Θ         | 1332   | 0.00%   |
| #  | Metal 5    | н            | 533        | Θ         | 1332   | 0.00%   |
| #  | Metal 6    | V            | 560        | Θ         | 1332   | 0.00%   |
| #  | Metal 7    | Н            | 356        | Θ         | 1332   | 0.00%   |
| #  | Metal 8    | V            | 187        | Θ         | 1332   | 0.00%   |
| #  | Metal 9    | Н            | 170        | 8         | 1332   | 10.44%  |
| #  |            |              |            |           |        |         |
| #  | Total      |              | 3992       | 0.50%     | 11988  | 10.61%  |

Figure 5: Metal layers details list

Width and spacing values are set as recommended. Two new sets of stripes are routed and clicking on them all the information are displayed.

By using the command SRoute wires are placed for the standard cells and for connecting rings to the vertical stripes.

#### 4.3 Cell placing

At this point everything is precisely known: the area of the single cell and where it is. In (Fig. 6) we show the result of the place step.



Figure 6: Result of the place step

An abstract view of cells and output and input pins is given now. By clicking on *Design Browser*, it is possible to explore the placed design.

#### 4.4 Timing and design analysis

Concerning the clock, it is performed a three levels solution with three different buffers which have been specified in the verilog file. Then *clkconf.cts* is needed for its synthesis. Moreover it is important to fill every place gap, this is possible by adding five kinds of fillers among which it is allowed to choose. In (Fig. 7) a detailed report of the time analysis in the preroute phase is provided:

```
# Complete Clock Tree Timing Report
# CLOCK: CLK
# Mode: preRoute
Nr. of Subtrees
Nr. of Sinks
Nr. of Buffer
                                 25
Nr. of Level (including gates)
Max trig. edge delay at sink(R): REG_IN_H_i_5_q_reg_1_/CK 212.3(ps)
Min trig. edge delay at sink(R): SR_SRI_regi_1_q_reg_2_/CK 201.4(ps)
                                 201.4~212.3(ps)
227.1~240.8(ps)
                                                          0~10000(ps)
Rise Phase Delay
Fall Phase Delay
Trig. Edge Skew
                                  10.9(ps)
                                                          10000(ps)
Rise Skew
                                  10.9(ps)
Fall Skew
Max. Rise Buffer Tran
                                  13.7(ps)
116.2(ps)
                                                          10000(ps)
Max. Fall Buffer Tran
                                  111.8(ps)
                                                          10000(ps)
     Rise Sink Tran
                                                          10000(ps)
Max.
                                  45.1(ps)
     Fall Sink Tran
                                  41.9(ps)
                                                          10000(ps)
***** NO Transition Time Violation *****
```

Figure 7: Preroute clock timing report

#### 4.5 Signal routing

The last step is provide by the two instructions *TrialRoute* and *NanoRoute*. The first one is the arrangement of wire position; the second one is a checking phase useful to avoid violations to the design rules. In (Fig. 8) is shown the result of all these steps with a list of colours, which indicate the everything has been added on the chip.



Figure 8: Result of place and route phases

After that, it was important to define the operating conditions for timing analysis: the recommended choice is on *fast* conditions.

Another capability of the tool is to extract the value of the resistance and capacitance of every rectangle. (Fig. 9)

Figure 9: Instance power report

Before the verification phase, thanks to the timing analysis it is possible to underline the constraints validity by observing the slack time sign and to highlight the critical path. In the file *FIR.slk* are listed the slack time values and we can notice that there are no negative slacks, so our filter can work at the specified frequency. We report in the picture below (Fig. 10) the message appeared in the shell where we were working, after the check of any possible violations.

```
**Info: no slack violation path.

Slack File : FIR.slk
targetSlack : 0.000 ns

Slack Range (ns) Count Sum

( 6.077 ~ 6.000] 1 1

Total negative slacks(TNS)=0
Worst negative slacks(WNS)=6.077
encounter 1> encounter 1> Selected path endpoint PIPE2_2_q_reg_3_/RN

*** Reported critical paths from clock "MYCLK" to clock "MYCLK" (0:00:00.0) ***
```

Figure 10: Check on slack time value

Thanks to the *Timing Slack Browser* we can analyze the clock path, as shown in the picture below (in Fig. 11).



Figure 11: Clock analysis

By a double click on the first row in the file FIR.slk we obtain the critical path, reported below in (Fig. 12):



Figure 12: Critical path

Now, we demonstrate that the verification was successful by showing these images (Fig. 13) and (Fig. 14):

```
****** Start: VERIFY CONNECTIVITY ******
Start Time: Fri Dec 13 14:28:55 2013
Design Name: FIR
Database Units: 2000
Design Boundary: (0.0000, 0.0000) (156.6850, 149.3200)
Error Limit = 1000; Warning Limit = 50
Check all nets
Begin Summary
  Found no problems or warnings.
End Summary
End Time: Fri Dec 13 14:28:56 2013
****** End: VERIFY CONNECTIVITY ******
  Verification Complete : 0 Viols. 0 Wrngs.
  (CPU Time: 0:00:00.2 MEM: 0.000M)
          Figure 13: Connectivity verification
encounter 1> *** Starting Verify Geometry (MEM: 109.2) ***
  VERIFY GEOMETRY ..... Starting Verification
  VERIFY GEOMETRY ..... Initializing
  VERIFY GEOMETRY ..... Deleting Existing Violations
  VERIFY GEOMETRY ..... Creating Sub-Areas
  VERIFY GEOMETRY ..... SubArea : 1 of 1
 VERIFY GEOMETRY ..... Cells : 0 Viols.
VERIFY GEOMETRY ..... SameNet : 0 Viols.
 VERIFY GEOMETRY ..... SameNet : 0 Viols.
VERIFY GEOMETRY ..... Wiring : 0 Viols.
VERIFY GEOMETRY ..... Antenna : 0 Viols.
  VERIFY GEOMETRY ..... Sub-Area : 1 complete 0 Viols. 0 Wrngs.
Begin Summary ...
  Cells
  SameNet
 Wiring
  Antenna
  Short
 Overlap
             : 0
End Summary
  Verification Complete: 0 Viols. 0 Wrngs.
*********End: VERIFY GEOMETRY*******
```

Figure 14: Geometry verification

In the next figure (Fig. 15) is contained the report of a single instance.

```
Summary report for Instance: PIPE1_i_0_q_reg_2_

Cell Name: DFFRQX2

No. of Terminals: 4

Instance Location: 69.16, 49.56 um

Instance Length: 0.011 um

Instance Width: 6.16 um

Instance Height: 2.52 um

Instance Orientation: MX
```

Figure 15: Instance report

In the last picture is recorded the gate count report, obtained with a tool command named in the same way (Fig. 16):

Gate area 2.1168 um^2 Level 0 Module FIR Gates= 7003 Cells= 1439 Area= 14825.4 um^2

Figure 16: Gate count report

Finally, in the post place and route phase, we took a new simulation with the goal of estimate the switching activity and so the power consumption onto the final result, achieved after the previous steps. Thanks to **Modelsim** simulation we could record the switching activity in a file design.vcd, but just after having simplified the verilog test-bench. Using again **Encounter**, by restoring the design previously saved, we could do another extraction of RC and evaluate the power consumption at the end(Fig. 17).

```
power supply: 1.1 volt
average power between 0.0000e+00 S and 1.0951e-06 S
Total id in vcd file: 1894
     In module tb fir/UUT valid id: 1894
           redundant id: 0
    In module tb_fir/UUT invalid id: 0
    redundant id: 0
Total activity in vcd file: 110240
In module tb_fir/UUT valid activity: 110240
In module tb_fir/UUT invalid activity: 0
average power(default): 1.8108e+00 mw
     average switching power(default): 5.6761e-01 mw
    average internal power(default): 1.1955e+00 mw
average leakage power(default): 4.7671e-02 mw
user specified power(default): 0.0000e+00 mw
average power by cell category:
core: 1.8108e+00 mw
     block: 0.0000e+00 mw
             0.0000e+00 mw
biggest toggled net: RST_n
no. of terminal: 279
     total cap: 1.1295e+03 ff
```

Figure 17: Power analysis

From a comparison led between pre- and post- Place and Route results in term of power, it was possible to notice that switching, total and internal power do not change their values, instead of the contribution of the leakage that goes form 0.0000e+00 mW to 4.767085e-05 W. The reason why we see this increase is that

### A VHDL

#### A.1 Adder

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
use ieee.std_logic_unsigned.all;

entity adder is
generic ( n : integer := 8);
port(in_A, in_B: in signed(n-1 downto 0);
sum: out signed(n-1 downto 0));
end adder;

architecture Behavior of adder is

begin

sum <= in_A + in_B;
end Behavior;
```

## A.2 Multiplier

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
use ieee.std_logic_unsigned.all;

entity mult is
    generic ( n : integer := 8);
    port (data_in_1,data_in_2 : in signed (n-1 downto 0);
        dout : out signed (2*n-1 downto 0));
end mult;

architecture behavior of mult is

begin
    dout <= data_in_1 * data_in_2;

end behavior;</pre>
```

# A.3 Multiplexer

```
library ieee;
  use ieee.std_logic_1164.all;
3 use ieee.numeric_std.all;
5 entity mux is
    port (in1: in std_logic;
      in2: in std_logic;
      sel: in std_logic;
      output: out std_logic);
  end mux;
  architecture behavior of mux is
13 begin
    with sel select
      output \leq in1 when '0',
15
            in2 when others;
17 end behavior;
```

# A.4 Register

```
library ieee;
  use ieee.std_logic_1164.all;
3 use ieee.numeric_std.all;
5 entity reg_pipe is
  generic (n : integer := 8);
7 port (Ck,rstn: in std_logic;
      d : in \text{ signed}(n-1 \text{ downto } 0);
      q: out signed(n-1 downto 0));
  end reg_pipe;
architecture behavior of reg_pipe is
  begin
      process (Ck)
13
      begin
         if (rstn = '0') then
15
           q < = (others = >'0');
        elsif (Ck'event and Ck ='1') then
             q \ll d;
        end if;
19
      end process;
21 end behavior;
```

### A.5 Shift Register

```
library ieee;
  use ieee.std_logic_1164.all;
з use ieee.numeric_std.all;
<sup>5</sup> library work;
  use work.package_vett_reg.all;
  entity Shift is
  port( rstn,en,Ck: in std_logic;
      Dato_in_bit: in std_logic;
      dato_out_bit: out std_logic;
      Dato_in: in signed (7 downto 0);
      dato_out: out vett_reg_vector(0 to 6));
  end Shift;
  architecture A of Shift is
  component ShiftIN is
19 port( rstn,en,Ck: in std_logic;
      Dato_in: in signed (7 downto 0);
      dato_out: out vett_reg_vector(0 to 6));
  end component ShiftIN;
23
  component ShiftIN_bit is
  port( rstn,en,Ck: in std_logic;
      Dato_in: in std_logic;
      dato_out: out std_logic);
  end component ShiftIN_bit;
  begin
31
  SRI: ShiftIN port map(rstn => rstn,en => en,Ck => Ck,Dato_in => Dato_in,
      dato\_out => dato\_out);
  SRI_bit: ShiftIN_bit port map(rstn => rstn, en => en, Ck=> Ck,
      Dato_in => Dato_in_bit,dato_out=> dato_out_bit);
37 end A;
39 library ieee;
  use ieee.std_logic_1164.all;
  use ieee.numeric_std.all;
43 library work;
  use work.package_vett_reg.all;
  entity ShiftIN is
47 port( rstn,en,Ck: in std_logic;
      Dato_in: in signed (7 downto 0);
```

```
dato_out: out vett_reg_vector(0 to 6));
  end ShiftIN;
<sub>51</sub> architecture A of ShiftIN is
  component reg is
53 port (Ck,rstn, EN: in std_logic;
      d : in signed(7 downto 0);
      q: out signed(7 downto 0));
  end component;
  signal temp_out: vett_reg_vector(0 to 6);
59
    begin
    reg0: reg port map(d => dato_in, ck => ck, rstn => rstn, en => en,
61
        q =   temp_out(0));
     ul: for i in 1 to 6 generate
63
      rstn => rstn, en => en);
    end generate;
67
    dato_out <= temp_out;
   end A;
69
   library ieee;
   use ieee.std_logic_1164.all;
   use ieee.numeric_std.all;
   entity reg is
   port( Ck,rstn, EN: in std_logic;
      d : in \text{ signed}(7 \text{ downto } 0);
      q: out signed(7 downto 0));
   end reg;
79
   architecture behavior of reg is
   begin
81
      process (Ck)
      begin
83
        if (rstn = '0') then
          q < = (others = >'0');
85
        elsif (Ck'event and Ck ='1') then
          if (EN = '1') then
87
            q \ll d;
          end if:
        end if;
      end process;
91
   end behavior;
93
   library ieee;
   use ieee.std_logic_1164.all;
```

```
entity ShiftIN_bit is
    port( rstn,en,Ck: in std_logic;
       Dato_in: in std_logic;
101
       dato_out: out std_logic);
    end ShiftIN_bit;
103
    architecture A of ShiftIN_bit is
    component reg_bit is
105
    port( Ck,rstn, EN: in std_logic;
       d: in std_logic;
107
       q: out std_logic);
    end component;
109
    signal temp_out: std_logic_vector(0 to 6);
111
113
     reg0: reg_bit port map(d => dato_in, ck => ck, rstn => rstn, en => en,
          q =  temp_out(0);
       ul: for i in 0 to 5 generate
       regi: reg_bit port map (d => temp_out(i), CK => CK, Q => temp_out(i+1),
117
            rstn => rstn, en => en);
     end generate;
119
     dato_out \le temp_out(6);
    end A;
123
    library ieee;
    use ieee.std_logic_1164.all;
    use ieee.numeric_std.all;
127
    entity reg_bit is
    port( Ck,rstn, EN: in std_logic;
129
       d: in std_logic;
       q: out std_logic);
131
    end reg_bit;
    architecture behavior of reg_bit is
    begin
       process (Ck)
135
       begin
         if (rstn = '0') then
137
           q < = '0';
         elsif (Ck'event and Ck ='1') then
           if (EN = '1') then
             q \ll d;
141
           end if;
         end if:
143
       end process;
    end behavior;
```

#### A.6 FIR.

```
1 library ieee;
  use ieee.std_logic_1164.all;
з use ieee.numeric_std.all;
<sup>5</sup> library work;
  use work.package_vett_reg.all;
  entity FIR is
  port( DIN : in signed(7 downto 0);
      H0, H1, H2, H3, H4, H5, H6: in signed(7 downto 0);
      VIN, RST_n, CLK : in std_logic;
      VOUT : out std_logic;
      DOUT : out signed(7 downto 0)
13
      );
15 end FIR;
17 architecture A of FIR is
19 component Shift is
  port( rstn,en,Ck: in std_logic;
      Dato_in_bit: in std_logic;
      dato_out_bit: out std_logic;
      Dato_in: in signed (7 downto 0);
      dato_out: out vett_reg_vector(0 to 6));
25 end component Shift;
27 component reg_pipe is
  generic (n : integer := 8);
29 port( Ck,rstn: in std_logic;
      d : in \text{ signed}(n-1 \text{ downto } 0);
      q: out signed(n-1 \ downto \ 0));
  end component reg_pipe;
  component mux is
    port (in1: in std_logic;
      in2: in std_logic;
      sel: in std_logic;
37
      output: out std_logic);
39 end component mux;
41 component mult is
    generic ( n : integer := 8);
    port (data_in_1,data_in_2 : in signed (n-1 downto 0);
      dout : \mathbf{out} \text{ signed } (2*n-1 \mathbf{downto} \ 0));
45 end component mult;
47 component adder is
    generic ( n : integer := 8);
```

```
port(in_A, in_B: in signed(n-1 downto 0);
       sum: out signed(n-1 \text{ downto } 0);
end component adder;
  component reg_bit is
  port( Ck,rstn, EN: in std_logic;
      d: in std_logic;
      q: out std_logic);
  end component;
  signal H : vett_reg_vector(0 to 6);
61 signal SR_to_MUX, MUX_to_PIPE1, PIPE1_to_PIPE2, PIPE2_to_REGOUT:std_logic;
  signal SR_to_MUL, TEMP_H: vett_reg_vector(0 to 6);
63 signal MUL_to_PIPE1 : vett_reg_vector_16(0 to 6);
  signal PIPE1_to_ADD : vett_reg_vector_16(0 to 6);
signal ADD_esteso : vett_reg_vector_19(0 to 14);
  begin
69
  H(0) <= H0;
_{71}|H(1) <= H1;
  H(2) <= H2;
_{73}|H(3) <= H3;
  H(4) <= H4;
_{75}|H(5)| = H5;
  H(6) <= H6;
  SR: Shift port map (rstn => RST_n, en => VIN, Ck => CLK,
      Dato_in_bit => VIN, dato_out_bit => SR_to_MUX, Dato_in => DIN,
      dato\_out => SR\_to\_MUL);
  MX_VIN: mux port map (in1 => VIN, in2 => SR_to_MUX, sel => VIN,
      output => MUX_to_PIPE1);
  PIPE1_VIN: reg_bit port map (Ck => CLK, rstn => RST_n, EN => '1',
      d => MUX_{to}PIPE1, q => PIPE1_{to}PIPE2);
  PIPE2_VIN: reg_bit port map (Ck => CLK, rstn => RST_n, EN => '1',
      d => PIPE1_to_PIPE2, q => PIPE2_to_REGOUT);
  REG_OUT_VIN: reg_bit port map ( Ck => CLK, rstn => RST_n, EN => '1',
      d => PIPE2\_to\_REGOUT, q => VOUT);
  pippo: for i in 0 to 6 generate
    REG_IN_H_i: reg_pipe generic map (8)
               port map(Ck = CLK, rstn = RST_n, d = H(i), q = TEMP_H(i))
97 end generate;
```

```
99
101 u1: for i in 0 to 6 generate
     MULi: mult generic map(8)
            port map (data_in_1 => SR_to_MUL(i), data_in_2 => TEMP_H(i),
103
                dout => MUL_to_PIPE1(i);
   end generate;
    u2: for i in 0 to 6 generate
107
     PIPE1_i: reg_pipe generic map(16)
                port map(Ck => CLK, rstn => RST_n, d => MUL_to_PIPE1(i),
109
                    q => PIPE1_to_ADD(i);
   end generate;
   ADD_{esteso}(0) \le PIPE1_{to}ADD(0)(15) \& PIPE1_{to}ADD(0)(15) \& PIPE1_{to}ADD(0)
_{115}|ADD\_esteso(1) \le PIPE1\_to\_ADD(1)(15) & PIPE1\_to\_ADD(1)(15) & PIPE1\_to\_ADD(1)
   ADD_{esteso}(2) \le PIPE1_{to\_ADD}(2)(15) \& PIPE1_{to\_ADD}(2)(15) \& PIPE1_{to\_ADD}(2)
_{117}|ADD\_esteso(3) \le PIPE1\_to\_ADD(3)(15) & PIPE1\_to\_ADD(3)(15) & PIPE1\_to\_ADD(3)
   ADD_{esteso}(4) \le PIPE1_{to\_ADD}(4)(15) \& PIPE1_{to\_ADD}(4)(15) \& PIPE1_{to\_ADD}(4)
  ADD_{esteso}(5) \le PIPE1_{to\_ADD}(5)(15) \& PIPE1_{to\_ADD}(5)(15) \& PIPE1_{to\_ADD}(5)
   ADD_{esteso}(6) \le PIPE1_{to\_ADD}(6)(15) \& PIPE1_{to\_ADD}(6)(15) \& PIPE1_{to\_ADD}(6)
   u3: for i in 0 to 2 generate
     ADD1\perpi : adder generic map(18)
              port map(in\_A => ADD\_esteso(i+i), in\_B => ADD\_esteso(i+i+1),
125
                  sum => ADD_esteso(i+7);
  end generate;
   ADD2_1: adder generic map(18)
             port map(in\_A => ADD\_esteso(7), in\_B => ADD\_esteso(8),
                sum => ADD_esteso(10);
131
   ADD2_2: adder generic map(18)
            port map(in_A => ADD_esteso(9), in_B => ADD_esteso(6),
                sum => ADD_esteso(11);
135
   PIPE2_1: reg_pipe generic map(18)
                port map (Ck = CLK, rstn = RST_n, d = ADD_esteso(10),
                    q => ADD_{esteso(12)};
   PIPE2_2: reg_pipe generic map(18)
                port map(Ck => CLK, rstn => RST_n, d => ADD_esteso(11),
                    q => ADD_{-esteso(13)};
143
   ADD3_1: adder generic map(18)
            port map(in\_A => ADD\_esteso(12), in\_B => ADD\_esteso(13),
                sum => ADD_esteso(14);
147
```

```
REG_OUT: reg_pipe generic map(8)

port map( Ck => CLK, rstn => RST_n,

d => ADD_esteso(14)(17 downto 10), q => DOUT);

end A;
```

# B Verilog

#### B.1 Testbench

```
module tb_fir ();
     wire CLK_i;
     wire RST_n_i;
     wire [7:0] DIN_i;
     wire VIN_i;
     wire [7:0] H0_i;
     wire [7:0] H1_i;
     wire [7:0] H2_i;
     wire [7:0] H3_i;
     wire [7:0] H4_i;
     wire [7:0] H5_i;
12
     wire [7:0] H6_i;
     wire [7:0] H7_i;
14
     wire [7:0] DOUT_i;
     wire VOUT_i;
16
     wire END_SIM_i;
18
     clk_gen CG(.END_SIM(END_SIM_i),
            .CLK(CLK_i),
20
          .RST_n(RST_n_i);
22
     data_maker SM(.CLK(CLK_i),
             .RST_n(RST_n_i),
24
       .VOUT(VIN_i),
       .DOUT(DIN_i),
26
       .H0(H0_i),
       .H1(H1_i),
       .H2(H2_i),
       .H3(H3_i),
30
       .H4(H4_i),
       .H5(H5_{-}i),
32
       .H6(H6_{-i}),
       .END_SIM(END_SIM_i));
     FIR UUT(.CLK(CLK_i),
36
         .RST_n(RST_n_i),
         .DIN(DIN_i),
38
               .VIN(VIN_i),
```

```
.H0(H0_{-i}),
40
          .H1(H1_{-i}),
         .H2(H2_i),
42
          .H3(H3_{-i}),
         .H4(H4_{-i}),
44
         .H5(H5_{-i}),
          .H6(H6_{-i}),
                .DOUT(DOUT_i),
                .VOUT(VOUT_i));
48
     data_sink DS(.CLK(CLK_i),
50
      .RST_n(RST_n_i),
      .VIN(VOUT_i),
52
      .DIN(DOUT_i));
  endmodule
  always @ (END_SIM_i) begin
58 if (END_SIM_i) begin
  $toggle_stop;
  $toggle_report("../saif/myfir_back.saif", 1.0e-9, "tb_fir.UUT");
  end
  end
```

### C Matlab

# C.1 Function: from complement to integer

#### C.2 FIR: Modelsim version

```
x=load('Dati_in.txt');

H = [ 121 ; 128 ; 77 ; 177 ; 51 ; 199 ; 31];

H_bin_1 = dec2bin(H(1),8);

H_bin_2 = dec2bin(H(2),8);

H_bin_3 = dec2bin(H(3),8);

H_bin_4 = dec2bin(H(4),8);
```

```
H_bin_5 = dec2bin(H(5),8);
  H_bin_6 = dec2bin(H(6),8);
  H_bin_7 = dec2bin(H(7),8);
  % convert vector H to signed
_{12}|H(1) = complement2int(H_bin_1);
  H(2) = complement2int(H_bin_2);
_{14}|H(3) = complement2int(H_bin_3);
  H(4) = complement2int(H_bin_4);
_{16}|H(5) = complement2int(H_bin_5);
  H(6) = complement2int(H_bin_6);
_{18}|H(7) = complement2int(H_bin_7);
_{20} c=1
  indice = 1;
_{22} i= length(x);
  dato\_elaborato = zeros(7,1); in ingresso
_{24}| f = zeros(7,1);
  vettore\_uscita = zeros(fix(length(x)-7));
  while i >= 7
      i = i - 1;
      dato\_elaborato = x(indice:indice+6);
28
      indice = indice +1;
      dato_elaborato = flipud(dato_elaborato); %invert element order in column vector
30
            %because first sample has to be multiplied with last coefficient
      f = dato\_elaborato .* H;
32
      y = sum(f);
34
      y_bin = int2complement(y,18);
      y = complement2int(y_bin(1:8)); %truncation
36
      fprintf('Il_valore_dell''uscita_e''%d_\n',y);
38
      vettore\_uscita(c) = y;
      c = c+1;
40
  end
  file_id= fopen('uscita.txt','w');
  for i=1:c-1
  fprintf(file_id,'%d\n',vettore_uscita(i));
46
  end
  fclose(file_id);
```

# C.3 Function: from integer to fixed point

```
function [w] = int2fix1(a)
%Function take as input an integer type number and provides outsite its value
%converted in fixedpoint with just a bit reservet for the integer part
% function [w] = int2fix1(a)
b=int2complement(a,8);
```

```
c=zeros(8,1);
     h=[-2^{\circ}0;2^{\circ}-1;2^{\circ}-2;2^{\circ}-3;2^{\circ}-4;2^{\circ}-5;2^{\circ}-6;2^{\circ}-7];
          c(i) = str2num(b(i));
     end
     w = sum(c.*h);
13 end
_{15} function [ w ] = int2fix4( a )
   %Function take as input an integer type number and provides outsite its value
17 % converted in fixedpoint with four bit reservet for the integer part
          function [w] = int2fix4(a)
_{19} b=int2complement(a,8);
   c=zeros(8,1);
_{21} h=[-2<sup>3</sup>;2<sup>2</sup>;2<sup>1</sup>;2<sup>0</sup>;2<sup>1</sup>-1;2<sup>2</sup>-2;2<sup>3</sup>-3;2<sup>3</sup>-4];
   for i = 1:8
        c(i) = str2num(b(i));
   end
w=sum(c.*h);
27 end
```

# C.4 FIR: fixedpoint version

```
_{1}|_{N=7;}
_{3} h=[121,-128,77,-79,51,-57,31];
  for y = 0.15
       f1=fopen('Dati_in.txt');
       f = fscanf(f1, \%g', y);
       f = \mathbf{fscanf}(f1, \mathbf{\%g'}, N);
       fclose(f1);
       data_in=zeros(1,7);
       for i=1:7
13
            data_in(i) = int2fix1(f(i));
       end
15
       %data_in
       h_{in}=zeros(1,7);
19
       for i=1:7
            h_{in}(i) = int2fix1(h(i));
21
       end
       %h_{in}
23
```

```
data_in_inv= fliplr(data_in);
result=sum(data_in_inv.*h_in)
end
```

# D C

## D.1 Matching evaluator

```
#include <stdio.h>
  #include <stdlib.h>
  #include <string.h>
  #define N 4
  int main ()
  {
      FILE *fptr, *fptr2, *fptr_o;
      char s1[N], s2[N];
10
      int riga=1, errore = 0;
12
      fptr = fopen("results.txt","r");
      fptr2 = fopen("uscita.txt","r");
14
      fptr_o = fopen("esito.txt","w");
16
      if(fptr == NULL) {
           fprintf(fptr_o, "Errore_nell'apertura_del_file");
18
           exit(1);
20
      if(fptr2 == NULL){
           fprintf(fptr_o, "Errore_nell'apertura_del_file");
22
           exit(1);
24
      if(fptr_o == NULL){
           fprintf(fptr_o, "Errore_nell'apertura_del_file");
26
           exit(1);
           }
28
      while(fscanf(fptr, \%s, s1) != EOF){
30
           fscanf(fptr2, "\%s", s2);
           if (strcmp (s1,s2) != 0){
32
               fprintf(fptr_o, "Errore_nella_riga_%d\n", riga);
               errore = 1;
           riga++;
36
38
      if(errore!=1){
```

```
fprintf(fptr_o, "Tutto_corretto");
}

fclose(fptr);
fclose(fptr2);
fclose(fptr_o);
return 0;
}
```