



# Computer Architecture and Operating Systems Lecture 4: Instruction Set Architecture

#### **Andrei Tatarnikov**

atatarnikov@hse.ru
@andrewt0301

## RISC-V ISA Base and Extensions

| Name                                    | Description                                                        | Version | Status   |
|-----------------------------------------|--------------------------------------------------------------------|---------|----------|
| Base                                    |                                                                    |         |          |
| RVWMO                                   | Weak Memory Ordering                                               | 2.0     | Ratified |
| RV32I                                   | Base Integer Instruction Set, 32-bit                               | 2.1     | Ratified |
| RV64I                                   | Base Integer Instruction Set, 64-bit                               | 2.1     | Ratified |
| RV128I                                  | Base Integer Instruction Set, 128-bit                              | 1.7     | Open     |
| Extensions                              |                                                                    |         |          |
| M                                       | Standard Extension for Integer Multiplication and Division         | 2.0     | Ratified |
| Α                                       | Standard Extension for Atomic Instructions                         | 2.1     | Ratified |
| F                                       | Standard Extension for Single-Precision Floating-Point             | 2.2     | Ratified |
| D                                       | Standard Extension for Double-Precision Floating-Point             | 2.2     | Ratified |
| G                                       | Shorthand for the base integer set (I) and above extensions (MAFD) | N/A     | N/A      |
| Q                                       | Standard Extension for Quad-Precision Floating-Point               | 2.2     | Ratified |
| С                                       | Standard Extension for Compressed Instructions                     | 2.0     | Ratified |
| ZiCSR                                   | Control and Status Register (CSR)                                  | 2.0     | Ratified |
| Zifencei                                | Instruction-Fetch Fence                                            | 2.0     | Ratified |
| And more standard and custom extensions |                                                                    |         |          |

# ISA Design Principles

- Design Principle 1: Simplicity favors regularity
  - Regularity makes implementation simpler
  - Simplicity enables higher performance at lower cost
- Design Principle 2: Smaller is faster
  - c.f. main memory: millions of locations
- Design Principle 3: Good design demands good compromises
  - Different formats complicate decoding, but allow 32-bit instructions uniformly
  - Keep formats as similar as possible

#### Six Instruction Formats

- R-format: instructions using 3 register inputs
  - add, xor, mul arithmetic/logical ops
- I-format: instructions with immediates, loads
  - addi, lw, jalr, slli
- **S-format:** store instructions
  - sw, sb
- **SB-format:** branch instructions
  - beq, bge
- U-format: instructions with upper immediates
  - lui, auipc upper immediate is 20-bits
- UJ-format: the jump instruction
  - jal

### R-format Instructions



#### 0000 0001 0101 1010 0000 0100 1011 0011<sub>two</sub> = $015A04B3_{16}$

- Arithmetic Instructions
  - opcode: operation code
  - rd: destination register number
  - funct3: 3-bit function code (additional opcode)
  - rs1 and rs2: first and second source register 5-bit numbers
  - funct7: 7-bit function code (additional opcode)

#### **I-format Instructions**



- Immediate arithmetic and load instructions
  - rs1: source or base address register number
  - immediate: constant operand, or offset added to base address
    - 2s-complement, sign extended

#### S-format Instructions



- Different immediate format for store instructions
  - rs1: base address register number
  - rs2: source operand register number
  - immediate: offset added to base address
    - Split so that rs1 and rs2 fields always in the same place

## Any Questions?

```
__start: addi t1, zero, 0x18
    addi t2, zero, 0x21

cycle: beg t1, t2, done
    slt t0, t1, t2
    bne t0, zero, if_less
    nop
    sub t1, t1, t2
    j cycle
    nop

if_less: sub t2, t2, t1
    j cycle

done: add t3, t1, zero
```