## NTHU 112 Fall Semester

系統晶片設計

**SOC Design Laboratory** 

Lab5



組別: 第18組

學號: 111061647, 111064537, 112061576

姓名: 盧人豪, 林亭君, 莊家政

### **Block diagram:**



firmware code 一開始是存在 PS 這裡,剛開始 read\_romcode 會將 firmware code 讀出放置在 bram。此時 ResetControl 傳送訊號給 Caravel,Caravel 就開始跑,跑的流程是 Caravel 會透過 spiflash 讀取 bram 裡的 firmware code。跑完後的值會 丟到 mprj 的 pin 上,透過 carvel\_ps,把這些值藉由 AXI-Lite 傳到 PS 那,才能讀取。

#### **Function:**



### Caravel\_ps:

使用 axilite interface 讓 PS CPU 能夠讀取 mprj in/mprj out/mprj en bits

```
void caravel_ps (
   ap_uint<NUM_IO> ps_mprj_in,
    ap_uint<NUM_IO>& ps_mprj_out,
    ap_uint<NUM_IO>& ps_mprj_en,
   ap_uint<NUM_IO>& mprj_in,
    ap_uint<NUM_IO> mprj_out,
    ap_uint<NUM_IO> mprj_en) {
#pragma HLS PIPELINE
#pragma HLS INTERFACE s_axilite port=ps_mprj_in
#pragma HLS INTERFACE s_axilite port=ps_mprj_out
#pragma HLS INTERFACE s_axilite port=ps_mprj_en
#pragma HLS INTERFACE ap_ctrl_none port=return
#pragma HLS INTERFACE ap_none port=mprj_in
#pragma HLS INTERFACE ap_none port=mprj_out
#pragma HLS INTERFACE ap_none port=mprj_en
    int i:
   ps_mprj_out = mprj_out;
ps_mprj_en = mprj_en;
    for(i = 0; i < NUM_IO; i++) {
       #pragma HLS UNROLL
        mprj_in[i] = mprj_en[i] ? mprj_out[i] : ps_mprj_in[i];
```

將 Caravel (PL side)得到的值根據各自的 mprj\_en 來決定要讓 mprj\_in 接收自己的 output 或者要從 PS side 拿取數值。從 code 也可以看到,能透過此 ip 讓 PS side

讀取 PL side 之值(i.e. PL side 將值傳給 PS side)。並且從 pragma 的地方可以看到,interface 確實指定使用 axilite 進行傳輸。

### Caravel GPIO (Reset Control):

### Output pin

Program 0x10 這個位址,就可以對 caravel 做 reset。

使用 AXI-Lite 將 outpin\_ctrl 傳輸到 outpin。

### Read\_romcode:

Host 會從 main memory DDR 透過此 ip load program code。

將在 PS side 的 firmware code 從 DDR 那讀取出來,再放到 bram 裡面,而 bram size 限制為 8K。if 是判斷讀取的資料有幾筆,不能超過既有的數量。for 是將讀取出來的資料傳至 bram。

### 4. Spiflash:

Spiflash 可以 configurable 的 mmio 很少,能用的是 read command (0x30) 這個位置,它會從 BRAM 把 program 搬到 caravel 裡面。

將 readromcode 裡的值讀取出來放到 memory。

```
always @(posedge spiclk or posedge csb) begin // csb deassert -> reset internal states

if (bytecount == 0) begin

spi_cmd <= buffer;
end

if (spi_cmd == 'h 03) begin // only support READ 03

if (bytecount == 2)

spi_addr[23:16] <= buffer;

if (bytecount == 3)

spi_addr[15:8] <= buffer;

if (bytecount == 4)

spi_addr[7:0] <= buffer;

if (bytecount >= 4) begin

buffer <= buffer;

if (bytecount == 1) spi_addr[25:16] <= buffer;

if (bytecount >= 4) begin

buffer <= buffer = begin // csb deassert -> reset internal states

if (csb) begin // csb deassert -> reset internal states

if (csb begin buffer <= 0;

bitcount <= 0;

bitcount <= 0;

buffer = buffer next;

bitcount <= 0;

bitcount <= 0;

buffer = buffer next;

bitcount <= 0;

buffer <= buffer next;

if (bytecount == 7) begin

bitcount <= 0;

buffer (= buffer next;

if (bytecount <= 0);

spi_addr[15:8] <= buffer next;

if (bytecount == 1) spi_addr[25:16] <= buffer_next;

if (bytecount == 2) spi_addr[15:8] <= buffer_next;

if (bytecount == 2) spi_addr[7:0] <= buffer_next;

if (bytecount == 3) spi_addr[7:0] <= buffer_next;

if (bytecount == 4) spi_addr[7:0] <= buffer_next;

if (bytecount == 3) spi_addr[7:0] <= buffer_next;

if (bytecount == 4) spi_addr[7:0] <= buffer_next;

if (bytecount == 2) spi_addr[7:0] <= buffer_next;

if (bytecount == 4) spi_addr[7:0] <= buffer_next;

if (bytecount == 4) spi_addr[7:0] <= buffer_next;

if (bytecount == 2) spi_addr[0:0] <= buffer_next;

if (bytecount == 4) spi_addr[0:0] <= buffer_next;

if (bytecount == 0) spi_addr[0:0] <= buffer_next;

if (bytecount == 0) spi_addr[0:0] <= buff
```

SPI 的 READ (讀取) 命令為'h03 時,會根據不同的 bytecount 數值將 buffer 傳給 spi\_addr 的各個 byte,當 bytecount>=4 時,memory 的資料給 buffer 且 spi\_addr 加一。

```
// use another shift buffer for output
// use falling spiclk
always @(negedge spiclk or posedge csb) begin
    if(csb) begin
    outbuf <= 0;
end else begin
    outbuf <= {outbuf[6:0],1'b0};
    if(bitcount == 0 && bytecount >= 4) begin
        outbuf <= memory;
    end
end</pre>
```

使用 outbuf 緩存輸出,outbuf 在 spiclk 負緣觸發時更新。將 outbuf 每個位元 左移一位,並將最低有效位設置為零,如果 bitcount 等於 0 且 bytecount 大於等於 4,outbuf 也會被更新為來自 memory 的數據。

#### **FPGA Utilization:**

Overall design (design\_1\_wrapper\_utilization\_synth.rpt) include:

# Read ROM (design\_1\_read\_romcode\_0\_0)

| <b>.</b>               | +    | <b>+</b> | <b>.</b>   | <b></b>   | <b></b>   |
|------------------------|------|----------|------------|-----------|-----------|
| Site Type              | Used | Fixed    | Prohibited | Available | Util%     |
| +                      | +    | +        | +          | +         | ·         |
| Slice LUTs*            | 739  | 0        | 0          | 53200     | 1.39      |
| LUT as Logic           | 664  | 0        | 0          | 53200     | 1.25      |
| LUT as Memory          | 75   | 0        | 0          | 17400     | 0.43      |
| LUT as Distributed RAM | 0    | 0        |            |           |           |
| LUT as Shift Register  | 75   | 0        |            |           |           |
| Slice Registers        | 1100 | 0        | 0          | 106400    | 1.03      |
| Register as Flip Flop  | 1100 | 0        | 0          | 106400    | 1.03      |
| Register as Latch      | j 0  | 0        | 0          | 106400    | 0.00      |
| F7 Muxes               | j ø  | 0        | 0          | 26600     | 0.00      |
| F8 Muxes               | j 0  | 0        | 0          | 13300     | 0.00      |
|                        | +    | +        | +          | ·         | <b></b> - |

## 2. Memory

\_\_\_\_\_

| +                               | +        | <b></b> | <b></b>    | <b>.</b>  | ++         |
|---------------------------------|----------|---------|------------|-----------|------------|
| Site Type                       | Used     | Fixed   | Prohibited | Available | Util%      |
| Block RAM Tile                  | 1        | 0       | 0          |           | : :        |
| RAMB36/FIFO*<br>  RAMB36E1 only | 1<br>  1 | 0<br>   | 0          | 140<br>   | 0.71  <br> |
| RAMB18                          | 0        | 0       | 0          | 280       | 0.00       |

### 7. Primitives

-----

| Ref Name | Used | Functional Category |
|----------|------|---------------------|
| +        | +    | +                   |
| FDRE     | 1097 | Flop & Latch        |
| LUT3     | 261  | LUT                 |
| LUT6     | 212  | LUT                 |
| LUT4     | 158  | LUT                 |
| LUT2     | 132  | LUT                 |
| SRL16E   | 75   | Distributed Memory  |
| LUT5     | 68   | LUT                 |
| CARRY4   | 63   | CarryLogic          |
| LUT1     | 22   | LUT                 |
| FDSE     | 3    | Flop & Latch        |
| RAMB36E1 | 1    | Block Memory        |
| +        | +    | +                   |

## Output Pin (design\_1\_output\_pin\_0\_0)

| +                     | +    | ·     | <b>+</b>   | +         | +     |
|-----------------------|------|-------|------------|-----------|-------|
| Site Type             | Used | Fixed | Prohibited | Available | Util% |
| Clica LUTa*           | t    | ·     | ·          |           | +     |
| Slice LUTs*           | 10   | 0     | 0          | 53200     | 0.02  |
| LUT as Logic          | 10   | 0     | 0          | 53200     | 0.02  |
| LUT as Memory         | 0    | 0     | 0          | 17400     | 0.00  |
| Slice Registers       | 12   | 0     | 0          | 106400    | 0.01  |
| Register as Flip Flop | 12   | 0     | 0          | 106400    | 0.01  |
| Register as Latch     | 0    | 0     | 0          | 106400    | 0.00  |
| F7 Muxes              | 0    | 0     | 0          | 26600     | 0.00  |
| F8 Muxes              | 0    | 0     | 0          | 13300     | 0.00  |
| +                     | +    | +     | +          | +         | +     |

### 7. Primitives

. . . . . . . . . . . . .

| Used | Functional Category |
|------|---------------------|
| +    |                     |
| 12   | Flop & Latch        |
| 4    | LUT                 |
| 4    | LUT                 |
| 1    | LUT                 |
| 1    | LUT                 |
| 1    | LUT                 |
|      |                     |
|      | 12                  |

## Caravel PS (design\_1\_caravel\_ps\_0\_0)

| Site Type             | Used | Fixed | Prohibited | Available | Util% |
|-----------------------|------|-------|------------|-----------|-------|
| Slice LUTs*           | 119  | 0     | 0          | 53200     | 0.22  |
| LUT as Logic          | 119  | 0     | 0          | 53200     | 0.22  |
| LUT as Memory         | 0    | 0     | 0          | 17400     | 0.00  |
| Slice Registers       | 158  | 0     | 0          | 106400    | 0.15  |
| Register as Flip Flop | 158  | 0     | 0          | 106400    | 0.15  |
| Register as Latch     | 0    | 0     | 0          | 106400    | 0.00  |
| F7 Muxes              | 0    | 0     | 0          | 26600     | 0.00  |
| F8 Muxes              | . 0  | 0     | 0          | 13300     | 0.00  |

#### 7. Primitives

-----

| Ref Name | <br>  Used | Functional Category |
|----------|------------|---------------------|
| ++       | +          |                     |
| FDRE     | 158        | Flop & Latch        |
| LUT3     | 79         | LUT                 |
| LUT6     | 46         | LUT                 |
| LUT2     | 8          | LUT                 |
| LUT4     | 4          | LUT                 |
| LUT5     | 1          | LUT                 |
| LUT1     | 1          | LUT                 |
| 4        |            |                     |

# SPI Flash (design\_1\_spiflash\_0\_0)

| †                     | +           |           |                |               | ++<br> :10/   |
|-----------------------|-------------|-----------|----------------|---------------|---------------|
| Site Type             | Usea  <br>+ | F1xea<br> | Prohibited<br> | Avallable<br> | Utll%  <br>++ |
| Slice LUTs*           | 44          | 0         | 0              | 53200         | 0.08          |
| LUT as Logic          | 44          | 0         | 0              | 53200         | 0.08          |
| LUT as Memory         | 0           | 0         | 0              | 17400         | 0.00          |
| Slice Registers       | 63          | 0         | 0              | 106400        | 0.06          |
| Register as Flip Flop | 63          | 0         | 0              | 106400        | 0.06          |
| Register as Latch     | 0           | 0         | 0              | 106400        | 0.00          |
| F7 Muxes              | 0           | 0         | 0              | 26600         | 0.00          |
| F8 Muxes              | 0           | 0         | 0              | 13300         | 0.00          |
| +                     | +           | +         | +              | +             | ++            |

### 7. Primitives

-----

| +                                                                  |                                    |                                                                           |
|--------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------|
| Ref Name                                                           | Used                               | Functional Category                                                       |
| FDRE  <br>  FDCE  <br>  LUT3  <br>  LUT6  <br>  CARRY4  <br>  LUT4 | 32  <br>31  <br>26  <br>21  <br>10 | Flop & Latch  <br>Flop & Latch  <br>LUT  <br>LUT  <br>CarryLogic  <br>LUT |
| LUT1                                                               | 2                                  | LUT                                                                       |
| LUT2                                                               | 1                                  | LUT                                                                       |

## Caravel (design\_1\_caravel\_0\_0)

| +                      | <b>.</b> | <b>.</b> | <b>.</b>   | <b></b>   | <b></b> |
|------------------------|----------|----------|------------|-----------|---------|
| Site Type              | Used     | Fixed    | Prohibited | Available | Util%   |
| Slice LUTs*            | 3842     | 0        | 0          | 53200     | 7.22    |
| LUT as Logic           | 3788     | 0        | 0          | 53200     | 7.12    |
| LUT as Memory          | 54       | 0        | 0          | 17400     | 0.31    |
| LUT as Distributed RAM | 16       | 0        |            |           |         |
| LUT as Shift Register  | 38       | 0        |            |           |         |
| Slice Registers        | 3945     | 0        | 0          | 106400    | 3.71    |
| Register as Flip Flop  | 3870     | 0        | 0          | 106400    | 3.64    |
| Register as Latch      | 75       | 0        | 0          | 106400    | 0.07    |
| F7 Muxes               | 169      | 0        | 0          | 26600     | 0.64    |
| F8 Muxes               | 47       | 0        | 0          | 13300     | 0.35    |
| +                      | +        | +        | +          | +         | ++      |

### 2. Memory

. . . . . . . . .

|                | Used            | Fixed           | Prohibited | ++<br>  Available   Util%  <br>+ |
|----------------|-----------------|-----------------|------------|----------------------------------|
| 1 53 1 544 713 | 3<br>  0<br>  6 | 0<br>  0<br>  0 | 0 0        | 140   2.14  <br>140   0.00       |

### Primitives

----

| +        | ++   | +                   |
|----------|------|---------------------|
| Ref Name | Used | Functional Category |
| +        |      |                     |
| FDRE     | 2623 | Flop & Latch        |
| LUT6     | 1753 | LUT                 |
| FDCE     | 889  | Flop & Latch        |
| LUT5     | 876  | LUT                 |
| LUT4     | 814  | LUT                 |
| LUT3     | 291  | LUT                 |
| FDPE     | 271  | Flop & Latch        |
| LUT2     | 262  | LUT                 |
| LUT1     | 184  | LUT                 |
| MUXF7    | 169  | MuxFx               |
| CARRY4   | 134  | CarryLogic          |
| FDSE     | 87   | Flop & Latch        |
| LDCE     | 75   | Flop & Latch        |
| MUXF8    | 47   | MuxFx               |
| SRL16E   | 38   | Distributed Memory  |
| RAMD32   | 24   | Distributed Memory  |
| RAMS32   | 8    | Distributed Memory  |
| RAMB18E1 | 6    | Block Memory        |
| +        | ++   | +                   |

## BRAM (design\_1\_blk\_mem\_gen\_0\_0)

### 2. Memory

-----

| Site Type                        | Used     | Fixed | Prohibited | Available | ++<br>  Util% |
|----------------------------------|----------|-------|------------|-----------|---------------|
| Block RAM Tile<br>  RAMB36/FIFO* | 2<br>2   | 0     | 0          | 140       | 1.43          |
| RAMB36E1 only                    | 2<br>  0 | 0     | 0          | <br>  280 | <br>  0.00    |

|   | <b></b>                | +    | +     | +          | +         | ++    |
|---|------------------------|------|-------|------------|-----------|-------|
|   | Site Type              | Used | Fixed | Prohibited | Available | Util% |
| • |                        | +    | +     | +          | +         | ++    |
|   | Slice LUTs*            | 10   | 0     | 0          | 53200     | 0.02  |
|   | LUT as Logic           | 8    | 0     | 0          | 53200     | 0.02  |
|   | LUT as Memory          | 2    | 0     | 0          | 17400     | 0.01  |
|   | LUT as Distributed RAM | 0    | 0     | I          |           | I I   |
|   | LUT as Shift Register  | 2    | 0     | I          |           |       |
|   | Slice Registers        | 12   | 0     | 0          | 106400    | 0.01  |
|   | Register as Flip Flop  | 12   | 0     | 0          | 106400    | 0.01  |
|   | Register as Latch      | 0    | 0     | 0          | 106400    | 0.00  |
|   | F7 Muxes               | 0    | 0     | 0          | 26600     | 0.00  |
|   | F8 Muxes               | 0    | 0     | 0          | 13300     | 0.00  |
|   | L                      |      |       | 4          |           |       |

### 7. Primitives

-----

| +        | +    | +                   |
|----------|------|---------------------|
| Ref Name | Used | Functional Category |
| +        |      |                     |
| FDRE     | 12   | Flop & Latch        |
| LUT2     | 6    | LUT                 |
| SRL16E   | 2    | Distributed Memory  |
| RAMB36E1 | 2    | 1                   |
| LUT4     | 2    | LUŤ                 |
| +        |      |                     |

## Reset (design\_1\_rst\_ps7\_0\_50M\_0)

| +                      | +    | +     | +          | +         | ++    |
|------------------------|------|-------|------------|-----------|-------|
| Site Type              | Used | Fixed | Prohibited | Available | Util% |
| +                      | +    | +     | +          | +         | ++    |
| Slice LUTs*            | 19   | 0     | 0          | 53200     | 0.04  |
| LUT as Logic           | 18   | 0     | 0          | 53200     | 0.03  |
| LUT as Memory          | 1    | 0     | 0          | 17400     | <0.01 |
| LUT as Distributed RAM | 0    | 0     |            |           | 1 1   |
| LUT as Shift Register  | 1    | 0     |            |           | 1 1   |
| Slice Registers        | 40   | 0     | 0          | 106400    | 0.04  |
| Register as Flip Flop  | 40   | 0     | 0          | 106400    | 0.04  |
| Register as Latch      | 0    | 0     | 0          | 106400    | 0.00  |
| F7 Muxes               | 0    | 0     | 0          | 26600     | 0.00  |
| F8 Muxes               | 0    | 0     | 0          | 13300     | 0.00  |
| 4                      | 4    |       |            |           |       |

#### 7. Primitives

-----

| +                                                                                      |                                                     |                                                                                                     |
|----------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Ref Name                                                                               | Used                                                | Functional Category                                                                                 |
| FDRE<br>  LUT2<br>  LUT4<br>  LUT1<br>  FDSE<br>  LUT5<br>  SRL16E<br>  LUT6<br>  LUT3 | 36  <br>9  <br>6  <br>5  <br>4  <br>3  <br>1  <br>1 | Flop & Latch  <br>LUT  <br>LUT  <br>LUT  <br>Flop & Latch  <br>LUT  <br>Distributed Memory  <br>LUT |
| T                                                                                      | <del></del>                                         |                                                                                                     |

# PS (design\_1\_processing\_system7\_0\_0)

| Site Type                                                                                                                      | Used                                          | Fixed                                | Prohibited      | Available                                                       | Util%                                                            |
|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------|-----------------|-----------------------------------------------------------------|------------------------------------------------------------------|
| Slice LUTs*   LUT as Logic   LUT as Memory   Slice Registers   Register as Flip Flop   Register as Latch   F7 Muxes   F8 Muxes | 24<br>  24<br>  0<br>  0<br>  0<br>  0<br>  0 | 0<br>  0<br>  0<br>  0<br>  0<br>  0 | 0<br>  0<br>  0 | 53200<br>  17400<br>  106400<br>  106400<br>  106400<br>  26600 | 0.05  <br>0.05  <br>0.00  <br>0.00  <br>0.00  <br>0.00  <br>0.00 |

### 4. IO and GT Specific

+-----Site Type | Used | Fixed | Prohibited | Available | Util% | +-----| 0 | 0 | 0 | 125 | 0.00 | | 0 | 0 | 0 | 2 | 0.00 | | 130 | 0 | 0 | 130 | 100.00 | | 0 | 0 | 0 | 4 | 0.00 | | Bonded IOB

<del>+</del>-----<del>-</del>

### 5. Clocking

| +-  |            | + | + | +          | +  | ++   |
|-----|------------|---|---|------------|----|------|
| I   |            | - | - | Prohibited | -  | -    |
| +-  |            | + | + | +          | +  | ++   |
|     | BUFGCTRL   | 1 | 0 | 0          | 32 | 3.13 |
| П   | BUFIO      | 0 | 0 | 0          | 16 | 0.00 |
| İ   | MMCME2_ADV | 0 | 0 | 0          | 4  | 0.00 |
| li. | PLLE2_ADV  | 0 | 0 | 0          | 4  | 0.00 |
| li. | BUFMRCE    | 0 | 0 | 0          | 8  | 0.00 |
| İ   | BUFHCE     | 0 | 0 | 0          | 72 | 0.00 |
| İ   | BUFR       | 0 | 0 | 0          | 16 | 0.00 |
| +-  |            | + | + | +          |    | +    |

#### Primitives

| T                                        |             | +                                     |
|------------------------------------------|-------------|---------------------------------------|
|                                          |             | Functional Category                   |
| BIBUF  <br>  LUT1  <br>  PS7  <br>  BUFG | 130  <br>24 | IO  <br>LUT  <br>Specialized Resource |

Run these workloads on caravel FPGA: counter\_wb.hex:

```
# 0x00 : Control signals
 # bit 0 - ap start (Read/Write/COH)
         bit 1 - ap done (Read/COR)
 #
       bit 2 - ap_idle (Read)
bit 3 - ap_ready (Read)
        bit 7 - auto restart (Read/Write)
         others - reserved
 # 0x10 : Data signal of romcode
 # bit 31~0 - romcode[31:0] (Read/Write)
 # 0x14 : Data signal of romcode
 # bit 31~0 - romcode[63:32] (Read/Write)
 # 0x1c : Data signal of length_r
         bit 31~0 - length_r[31:0] (Read/Write)
 # Program physical address for the romcode base address
 ipReadROMCODE.write(0x10, npROM.device address)
  ipReadROMCODE.write(0x14, 0)
 # Program Length of moving data
 ipReadROMCODE.write(0x1C, rom size final)
  # ipReadROMCODE start to move the data from rom buffer to bram
 ipReadROMCODE.write(0x00, 1) # IP Start
 while (ipReadROMCODE.read(0x00) & 0x04) == 0x00: # wait for done
     continue
 print("Write to bram done")
```

Write to bram done

```
# Check MPRJ_IO input/out/en
# 0x10 : Data signal of ps mprj in
           bit 31~0 - ps mprj in[31:0] (Read/Write)
# 0x14 : Data signal of ps_mprj_in
          bit 5~0 - ps_mprj_in[37:32] (Read/Write)
           others - reserved
# 0x1c : Data signal of ps_mprj_out
          bit 31~0 - ps mprj out[31:0] (Read)
# 0x20 : Data signal of ps_mprj_out
          bit 5~0 - ps_mprj_out[37:32] (Read)
           others - reserved
# 0x34 : Data signal of ps mprj en
          bit 31~0 - ps_mprj_en[31:0] (Read)
# 0x38 : Data signal of ps_mprj_en
# bit 5~0 - ps mprj en[37:32] (Read)
           others - reserved
print ("0x10 = ", hex(ipPS.read(0x10)))
print ("0x14 = ", hex(ipPS.read(0x14)))
print ("0x1c = ", hex(ipPS.read(0x1c)))
print ("0x20 = ", hex(ipPS.read(0x20)))
print ("0x34 = ", hex(ipPS.read(0x34)))
print ("0x38 = ", hex(ipPS.read(0x38)))
```

0x10 = 0x0 0x14 = 0x0 0x1c = 0x8 0x20 = 0x0 0x34 = 0xfffffff7 0x38 = 0x3f

```
# Check MPRJ IO input/out/en
# 0x10 : Data signal of ps_mprj_in
          bit 31~0 - ps_mprj_in[31:0] (Read/Write)
# 0x14 : Data signal of ps_mprj_in
          bit 5~0 - ps_mprj_in[37:32] (Read/Write)
          others - reserved
# 0x1c : Data signal of ps mprj out
          bit 31~0 - ps_mprj_out[31:0] (Read)
# 0x20 : Data signal of ps_mprj_out
         bit 5~0 - ps mprj out[37:32] (Read)
          others - reserved
# 0x34 : Data signal of ps_mprj_en
          bit 31~0 - ps_mprj_en[31:0] (Read)
# 0x38 : Data signal of ps_mprj_en
         bit 5~0 - ps_mprj_en[37:32] (Read)
          others - reserved
print ("0x10 = ", hex(ipPS.read(0x10)))
print ( 0x10 = ', hex(ipPS.read(0x10)))
print ("0x14 = ", hex(ipPS.read(0x14)))
print ("0x1c = ", hex(ipPS.read(0x1c)))
print ("0x20 = ", hex(ipPS.read(0x20)))
print ("0x34 = ", hex(ipPS.read(0x34)))
print ("0x38 = ", hex(ipPS.read(0x38)))
0x10 = 0x0
0x14 = 0x0
0x1c = 0xab61
0x20 = 0x2
0x34 = 0xfff7
0x38 = 0x37
// Flag start of the test
 reg_mprj_datal = 0xAB600000;
 reg mprj slave = 0 \times 000002710;
 reg_mprj_datal = 0xAB610000;
 if (reg_mprj_slave == 0x2B3D) {
      reg_mprj_datal = 0xAB610000;
 }
```

### counter\_la.hex:

```
# Check MPRJ IO input/out/en
 # 0x10 : Data signal of ps mprj in
           bit 31~0 - ps mprj in[31:0] (Read/Write)
# 0x14 : Data signal of ps_mprj_in
           bit 5~0 - ps_mprj_in[37:32] (Read/Write)
           others - reserved
 #
 # 0x1c : Data signal of ps mprj out
           bit 31~0 - ps mprj out[31:0] (Read)
 # 0x20 : Data signal of ps_mprj_out
           bit 5~0 - ps mprj out[37:32] (Read)
           others - reserved
 # 0x34 : Data signal of ps mprj en
           bit 31~0 - ps mprj en[31:0] (Read)
 # 0x38 : Data signal of ps mprj en
           bit 5~0 - ps mprj en[37:32] (Read)
            others - reserved
 #
print ("0x10 = ", hex(ipPS.read(0x10)))
print ("0x14 = ", hex(ipPS.read(0x14)))
print ("0x1c = ", hex(ipPS.read(0x1c)))
print ("0x20 = ", hex(ipPS.read(0x20)))
print ("0x34 = ", hex(ipPS.read(0x34)))
print ("0x38 = ", hex(ipPS.read(0x38)))
 0x10 = 0x0
 0x14 = 0x0
 0x1c = 0xab51a261
 0x20 = 0x0
 0x34 = 0x0
 0x38 = 0x3f
// Flag start of the test
reg mprj datal = 0xAB400000;
// Set Counter value to zero through LA probes [63:32]
reg la1 data = 0 \times 0000000000;
// Configure LA probes from [63:32] as inputs to disable counter write
reg_la1_oenb = reg_la1_iena = 0x000000000;
while (1) {
        if (reg_la0_data_in > 0x1F4) {
                reg_mprj_datal = 0xAB410000;
                break:
        }
//print("\n");
//print("Monitor: Test 1 Passed\n\n"); // Makes simulation very long!
reg_mprj_datal = 0xAB510000
```

### gcd\_la.hex:

```
# Check MPRJ IO input/out/en
# 0x10 : Data signal of ps mprj in
          bit 31~0 - ps_mprj_in[31:0] (Read/Write)
# 0x14 : Data signal of ps_mprj_in
         bit 5~0 - ps mprj in[37:32] (Read/Write)
          others - reserved
# 0x1c : Data signal of ps mprj out
           bit 31~0 - ps_mprj_out[31:0] (Read)
# 0x20 : Data signal of ps mprj out
          bit 5~0 - ps_mprj_out[37:32] (Read)
          others - reserved
# 0x34 : Data signal of ps mprj en
# bit 31~0 - ps mprj en[31:0] (Read)
# 0x38 : Data signal of ps_mprj_en
         bit 5~0 - ps_mprj_en[37:32] (Read)
          others - reserved
print ("0x10 = ", hex(ipPS.read(0x10)))
print ("0x14 = ", hex(ipPS.read(0x14)))
print ("0x1c = ", hex(ipPS.read(0x1c)))
print ("0x20 = ", hex(ipPS.read(0x20)))
print ("0x34 = ", hex(ipPS.read(0x34)))
print ("0x38 = ", hex(ipPS.read(0x38)))
0x10 = 0x0
0x14 = 0x0
0x1c = 0xab40aa5e
0x20 = 0x0
0x34 = 0x0
0x38 = 0x3f
```

#### Study caravel fpga.ipynb, and be familiar with caravel SoC control flow:

- a.初始化 ROM SIZE 為 8K
- b.將 hex 檔和其對應的資料放在 fiROM 和 npROM
- c.將 firmware code 寫到 bram
- d.執行前先檢查 mprj pin
- e. Caravel 執行從 bram 那讀到的 firmware code
- f.將輸出結果放在 mprj pin 以便被讀取出來驗證