# 6.111 Lecture 13

### Today: Arithmetic: Multiplication

- 1. Simple multiplication
- 2. Twos complement mult.
- 3. Speed: CSA & Wallace mult.
- 4. Booth recoding
- 5. Behavioral transformations:
  Fixed-coef. mult., Canonical Signed Digits, Retiming

#### Acknowledgements:

- R. Katz, "Contemporary Logic Design", Addison Wesley Publishing Company, Reading, MA, 1993. (Chapter 5)
- J. Rabaey, A. Chandrakasan, B. Nikolic, "Digital Integrated Circuits: A Design Perspective" Prentice Hall, 2003.
- Kevin Atkinson, Alice Wang, Rex Min

Nerd Kit

## 1. Simple Multiplication

Unsigned Multiplication

Multiplying N-bit number by M-bit number gives (N+M)-bit result

Easy part: forming partial products

(just an AND gate since  $B_I$  is either 0 or 1)

Hard part: adding M N-bit partial products

## Sequential Multiplier

Assume the multiplicand (A) has N bits and the multiplier (B) has M bits. If we only want to invest in a single N-bit adder, we can build a sequential circuit that processes a single partial product at a time and then cycle the circuit M times:



```
Init: P←0, load A and B

Repeat M times {
    P ← P + (B<sub>LSB</sub>==1 ? A : 0)
    shift P/B right one bit
}

Done: (N+M)-bit result in P/B
```

# Combinational Multiplier



# 2. Twos Complement Multiplication (Baugh-Wooley)

Step 1: two's complement operands so high order bit is -2<sup>N-1</sup>. Must sign extend partial products and subtract the last one

```
X3 X2 X1 X0

* Y3 Y2 Y1 Y0

X3Y0 X3Y0 X3Y0 X3Y0 X3Y0 X2Y0 X1Y0 X0Y0

+ X3Y1 X3Y1 X3Y1 X3Y1 X2Y1 X1Y1 X0Y1

+ X3Y2 X3Y2 X3Y2 X2Y2 X1Y2 X0Y2

- X3Y3 X3Y3 X2Y3 X1Y3 X0Y3

Z7 Z6 Z5 Z4 Z3 Z2 Z1 Z0
```

# 2's Complement Multiplication

(Baugh-Wooley)

Step 2: don't want all those extra additions, so add and subtract a carefully chosen constant; use  $-B = \sim B+1$ .

```
X3
                                          X2
                                                  \mathbf{x}1
                                                         \mathbf{x}\mathbf{0}
                                          Y2
                                   Y3
                                                  Y1
                                                         \mathbf{Y}\mathbf{0}
  X3Y0 X3Y0 X3Y0 X3Y0 X3Y0 X2Y0 X1Y0 X0Y0
  X3Y1 X3Y1 X3Y1 X3Y1 X2Y1 X1Y1 X0Y1
  X3Y2 X3Y2 X3Y2 X2Y2 X1Y2 X0Y2
  X3Y3 X3Y3 X2Y3 X1Y3 X0Y3
+
+
     \mathbf{Z7}
             Z6
                    Z5
                           Z4
                                   \mathbf{Z}\mathbf{3}
                                          \mathbf{Z2}
                                                  Z1
                                                         Z0
```

# 2's Complement Multiplication (Baugh-Wooley)

Step 3: add the ones to the partial products and propagate the carries. All the sign extension bits go away!

|   |            |             |             |             | <b>x</b> 3  | <b>X2</b>        | X1         | X0         |
|---|------------|-------------|-------------|-------------|-------------|------------------|------------|------------|
|   |            |             |             | •           | * Y3        | <b>Y2</b>        | <b>Y1</b>  | Y0         |
|   |            |             |             | •           |             |                  |            |            |
|   |            |             |             |             | <b>X3Y0</b> | X2Y0             | X1Y0       | X0Y0       |
| + |            |             |             | <b>X3Y1</b> | X2Y1        | X1Y1             | X0Y1       |            |
| + |            |             | <b>X3Y2</b> | <b>X2Y2</b> | X1Y2        | X0Y2             |            |            |
| + |            | <b>X3Y3</b> | <b>X2Y3</b> | <u>X1Y3</u> | X0Y3        | ) <sub>P</sub> . | _ D.       | 4          |
| + |            |             |             |             | 1           | }-B:             | = ~D +     | •          |
| _ |            | 1           | 1           | 1           | 1           |                  |            |            |
|   |            |             |             |             |             |                  |            |            |
|   | <b>Z</b> 7 | <b>Z</b> 6  | <b>Z</b> 5  | <b>Z</b> 4  | <b>Z</b> 3  | <b>Z</b> 2       | <b>Z</b> 1 | <b>Z</b> 0 |

# 2's Complement Multiplication (Baugh-Wooley)

Step 3: add the ones to the partial products and propagate the carries. All the sign extension bits go away!

|   |            |             |             |             | <b>x3</b>  | <b>X2</b>                             | <b>X1</b>   | X0         |
|---|------------|-------------|-------------|-------------|------------|---------------------------------------|-------------|------------|
|   |            |             |             | ;           | * Y3       | <b>Y2</b>                             | Y1          | Y0         |
|   |            |             |             | •           | 77.77.0    |                                       | <br>321 320 |            |
|   |            |             |             |             |            | _                                     | X1Y0        | XUYU       |
| + |            |             |             | <b>X3Y1</b> | X2Y1       | X1Y1                                  | X0Y1        |            |
| + |            |             | <b>X3Y2</b> | X2Y2        | X1Y2       | X0Y2                                  |             |            |
| + |            | <b>X3Y3</b> | <b>X2Y3</b> | <u>X1Y3</u> | X0Y3       | l_B.                                  | = ~B +      | 4          |
| + |            |             |             |             | 1          | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | - ~D T      | •          |
| + | 1          | 0           | 0           | 0           | 1          |                                       |             |            |
|   |            |             |             |             |            |                                       |             |            |
|   | <b>Z</b> 7 | <b>Z</b> 6  | <b>Z</b> 5  | <b>Z4</b>   | <b>Z</b> 3 | <b>Z2</b>                             | <b>Z</b> 1  | <b>Z</b> 0 |

# 2's Complement Multiplication (Baugh-Wooley)

#### Step 4: finish computing the constants...

| Result: r<br>complen<br>just about<br>hardward<br>unsigne | nent c<br>ut sar<br>e as n | perand<br>ne amo<br>nultiplyi | s takes<br>unt of | ;<br>-      | x3<br>* y3   | X2<br>Y2    | X1<br>Y1 | ХО<br>УО |
|-----------------------------------------------------------|----------------------------|-------------------------------|-------------------|-------------|--------------|-------------|----------|----------|
| J 1                                                       |                            |                               |                   |             | <b>X3Y0</b>  | <b>X2Y0</b> | X1Y0     | X0Y0     |
| +                                                         |                            |                               |                   | <b>X3Y1</b> | X2Y1         | X1Y1        | X0Y1     |          |
| +                                                         |                            |                               | <b>X3Y2</b>       | X2Y2        | X1Y2         | X0Y2        |          |          |
| +                                                         |                            | <b>X3Y3</b>                   | <b>X2Y3</b>       | <u>x1y3</u> | <u>x0</u> y3 |             |          |          |
| +                                                         | 1                          | 0                             | 0                 | 1           | 0            |             |          |          |
|                                                           | z7                         | Z6                            | <br>Z5            | <br>Z4      | <br>Z3       | <br>Z2      | <br>Z1   | z0       |

# 2's Complement Multiplication



# 3. Faster Multipliers: Carry-Save Adder



Last stage is still a carry-propagate adder (CPA)











Wallace Tree:

Combine groups of three bits at a time

Higher fan-in adders can be used to further reduce delays for large M.

# 4. Booth Recoding: Higher-radix mult.

Idea: If we could use, say, 2 bits of the multiplier in generating each partial product we would halve the number of columns and halve the latency of the multiplier!



### Booth recoding



A "1" in this bit means the previous stage needed to add 4\*A. Since this stage is shifted by 2 bits with respect to the previous stage, adding 4\*A in the previous stage is like adding A in this stage!

### 5. Behavioral Transformations

- There are a large number of implementations of the same functionality
- These implementations present a different point in the area-time-power design space
- Behavioral transformations allow exploring the design space a high-level

#### **Optimization metrics:**

- 1. Area of the design
- 2. Throughput or sample time  $T_s$
- 3. Latency: clock cycles between the input and associated output change
- 4. Power consumption
- 5. Energy of executing a task
- 6. ...



## Fixed-Coefficient Multiplication

#### Conventional Multiplication

$$Z = X \cdot Y$$

#### Constant multiplication (become hardwired shifts and adds)

$$Y = (1001)_2 = 2^3 + 2^0$$



# Transform: Canonical Signed Digits (CSD)

Canonical signed digit representation is used to increase the number of zeros. It uses digits  $\{-1, 0, 1\}$  instead of only  $\{0, 1\}$ .

Iterative encoding: replace string of consecutive 1's (replace 1 with 2-1)

Worst case CSD has 50% non zero bits





# Algebraic Transformations

#### Commutativity



$$A + B = B + A$$

#### Distributivity



#### **Associativity**



#### (A + B) + C = A + (B+C)

#### Common sub-expressions



#### Transforms for Efficient Resource Utilization



Time multiplexing: mapped to 3 multipliers and 3 adders



distributivity



Reduce number of operators to 2 multipliers and 2 adders



## Retiming: A very useful transform

#### Retiming is the action of moving delay around in the systems

Delays have to be moved from ALL inputs to ALL outputs or vice versa



Cutset retiming: A cutset intersects the edges, such that this would result in two disjoint partitions of these edges being cut. To retime, delays are moved from the ingoing to the outgoing edges or vice versa.



#### Benefits of retiming:

- · Modify critical path delay
- · Reduce total number of registers



Retiming Synchronous Circuitry

# Retiming Example: FIR Filter



Note: here we use a first cut analysis that assumes the delay of a chain of operators is the sum of their individual delays. This is not accurate.

### Pipelining, Just Another Transformation (Pipelining = Adding Delays + Retiming)



Contrary to retiming, pipelining adds extra registers to the system

How to pipeline:

- 1. Add extra registers at all inputs (or, equivalently, all outputs)
- 2. Retime

### The Power of Transforms: Lookahead





y(n) = x(n) + A[x(n-1) + A y(n-2)]





## Summary

- Simple multiplication:
  - O(N) delay
  - Twos complement easily handled (Baugh-Wooley)
- Faster multipliers:
  - Wallace Tree O(log N)
- Booth recoding:
  - Add using 2 bits at a time
- Behavioral Transformations:
  - Faster circuits using pipelining and algebraic properties



