## Assignment – 3 Design 2:1 MUX

```
//Verilog Code
module mux2to1 (
  input wire a,
  input wire b,
  input wire sel,
  output wire y
)
assign y = (sel) ? b : a;
endmodule
//Test Bench:
timescale 1ns / 1ps
module tb mux2to1;
  reg a, b, sel;
  wire y;
  mux2to1 uut (
    .a(a),
    .b(b),
     .sel(sel),
    .y(y)
  );
  initial begin
     $dumpfile("mux2to1.vcd");
     $dumpvars(0, tb mux2to1);
    a = 0; b = 0; sel = 0; #10;
```

Ciid

endmodule