## Gen2 HMC BFM Overview

Aug. 25, 2014

©2014 Micron Technology, Inc. All rights reserved. Products are warranted only to meet Micron's production data sheet specifications. Information, products, and/or specifications are subject to change without notice. All information is provided on an "AS IS" basis without warranties of any kind. Dates are estimates only. Drawings are not to scale. Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.

### **Features**

### Language - Class based SystemVerilog

### Simulators - Big 3

- Synopsys
- Cadence
- Mentor

#### **Environment**

• Limiting UVM in the test-bench only. The HMC BFM module itself has only SytemVerilog features.

#### Interface

- Serial Interface yes.
- Parallel interface 128 Bytes
- Parameterized number of links num links c

### **Debug features**

- Default: print out protocol violations and illegal packets detected.
- Additional features: print out every transaction that is received along with responses.

#### Test bench

 Provide a simple test-bench that shows how to hook it up and get it running independently without specific host controller attached to it.

#### **Encryption**

**Micron Confidential** 

Not encrypted



### **BFM Internal Features and Rollout Details**

| Feature                                                                         | Status – 10/21/2013                               |
|---------------------------------------------------------------------------------|---------------------------------------------------|
| Support link rates: 10/12.5/15Gbps                                              | available                                         |
| Support single link to the full memory space                                    | available                                         |
| Support multi-link to the full memory space                                     | available                                         |
| Supports cube size: 4GB                                                         | available                                         |
| Support full and half-width link modes                                          | available                                         |
| Support Power on Initialization sequence generation and training sequence check | available                                         |
| Public register initialization through configuration files.                     | available                                         |
| tRST, tRSP1, tRSP2 and Nulls checks                                             | available                                         |
| Support Tokens based flow control                                               | available                                         |
| Token return packet - TRET                                                      | available                                         |
| Support scrambling and descrambling                                             | available                                         |
| Support parallel interface (bypass initialization)                              | available                                         |
| Support 16Bytes granularity: 16B to 128B                                        | available                                         |
| Supports all HMC request and response packets                                   | available                                         |
| Public register access through WRITE/READ request commands                      | Available                                         |
| Register configuration through configuration files                              | Available                                         |
| Request packet header fields check                                              | available                                         |
| Including ADRS to make sure valid vault, bank and DRAM addresses.               | available                                         |
| Request packet tail fields check                                                | available                                         |
| Support Zero field check for PRET, IRTRY request packets: FRP, RTC and SEQ      | available                                         |
| Support controlled request/response packets (including flow packets) corruption | available                                         |
| Support Random response corruptions/bit toggles: LEN, CRC, SEQ, DINV, ERRSTAT   | available                                         |
| Support controlled poisoned /error response packet generation                   | available                                         |
| Support response open-loop mode                                                 | available                                         |
| Support cube chaining                                                           | Available – see readme file for known limitations |
| Support lane reversal and lane polarity inversion                               | available                                         |
| Support automatic link retry sequence to random request packets corruption      | Available                                         |
| Power management limited only to verification purpose                           | Available                                         |
| Support warm reset to re-initialize state machines and tokens                   | Available                                         |
| Supports retraining and recovery                                                | Availalble                                        |
| Responses with configurable random delays                                       | Available                                         |
| Link flow latency                                                               | Available                                         |



### **Limitations**

### No HSS circuit/register

### Timing delays and checks

- What is modeled:
  - The link initialization, retraining, power state transition timings are checked
  - Link layer flow control
- What is not modeled:
  - DRAM timings are not modeled.
  - Internal logic delays caused by internal cross bar and vault controllers are not modeled.

### Protocol accurate only.

- Not cycle accurate
- Response packet order is not modeled. Responses can be either in order or with configurable random delays.

### No performance considerations

No JTAG/I2C

**Micron Confidential** 



# **BFM Latency Modeling**



### **RRP Latencies**

#### Description

- RRP latency covers packets travel and process time in both direction as the "Retry Pointer Loop Time" defined in the spec.
- RRP can be embedded in PRETs if there is no normal transactional response packet. When embedded in normal transactional response packet, the size of packet is determined by the data pattern.
- Input buffer back pressure has NO impact the RRP latencies. The RTC latency configuration is separate from this.

October 17, 2014

Response delay, which can be configured as random delays by cfg rsp mean and cfg rsp std dev in BFM, represents all the backend latencies It changes the order of the response packets carrying the RRPs and creates scenarios that PRET packets need to be generated. This make the RRP returns and their latencies more realistic.

#### **Boundary Conditions**

- Lower bound: SerDes latencies (RX+TX) + Link Layer latencies (LS +LM) -- Both of them are referring to the latencies of 16B packets, including 16B packet travel times in both RX and TX directions FRP process time from a 16B packet and RRP insertion to a 16B packet in LS and LM respectively
- Upper bound: SerDes latencies (RX +TX) + Link Layer latencies (LS+LM) --Both of them are referring to the latencies of 128B packets, including 128B packet travel times in both RX and TX directions FRP process time from a 128B packet and RRP insertion to a 128B packet in LS and LM respectively.

### **RTC Latency**

#### Description

- RTC latency covers packet travel and process time in both directions.
- The difference between RTC and RRP latency is, RTC is also affected by the input buffer back pressure delay, which is configurable by *cfq rtc mean* and *cfq rtc std dev* in BFM.
- RTC can be embedded in TRETs if there is no normal transactional response packet. When embedded in normal transactional response packet, the size of packet is determined by the data pattern.
- Response delay, which can be configured as random delays by cfg\_rsp\_mean and cfg\_rsp\_std\_dev in BFM, represents all the
  backend latencies. It changes the order of the response packets carrying the RTCs and creates scenarios that TRET packets need
  to be generated. This make the RTC returns and their latencies more realistic.

#### **Boundary Conditions**

- Lower bound: **SerDes latencies (RX+TX) + Link Layer latencies (LS+LM).** Both of them are referring to the latencies of 16B packet, including 16B packet travel time in TX direction and RTC insertion to a 16B packet in LM.
- Upper bound: SerDes latencies (RX+TX) + Link Layer latencies (LS+LM) + Input buffer back pressure latency. Both of them are
  referring to the latencies of 128B packet, including 128B packet travel time in TX direction and RTC insertion to a 128B packet in
  LM.

### **Known Issues**

#### Warm Reset through Mode Write is not supported.

- It is not reliable because when a HMC device needs to be warm reset, it should already have some internal critical errors.
- A note will be added to Micron's datasheet to clarify this.
- Warm Reset is only supported through I2C and JTAG.

The request and response monitors in the BFM are on the flit interface, instead of the serial interface. For simulations with serial interface, there are small latency discrepancies between the time stamps shown in BFM vs. actual time on the Serdes. For example, first few TRET responses may show before the LINKACTIVE state.

Starting from r26472, an update is made to match with RTL behavior (Datasheet update will follow) on "requests from a single external serial link to the same vault/bank address". For the requests from a single external serial link to the same vault/bank address, the executions are in order and the read to read response order is maintained.



# Architecture



# **Block Diagram**



# Debugging

- BFM components are static
  - signals can be logged and added to waveform
- FLIT interface shows deserialized, descrambled, uninverted, packets
  - HEAD, VALID, TAIL bits show packet boundaries
- example wave.do file provided for Questa debugging
- Programmable verbosity to print from each component (cfg\_info\_msg)





# Configuration

- Parameters
  - num\_links\_c = number of links on the HMC BFM
  - num\_hmc\_c = number of HMC devices connected in the fabric
- Configuration Objects
  - can be randomized
  - cls\_link\_cfg: configuration settings for each link
  - cls\_cube\_cfg: configuration settings for each HMC device
- Configuration methods
  - `hmc\_dut.set\_config: passes cls\_link\_cfg to each interface
  - `hmc\_dut.set\_cube\_cfg: passes cls\_cube\_cfg to each interface
- Configuration files
  - Example configuration files and methods are provided in the cfg folder



### **Link Initialization**

#### HMC Link Initialization Flow Chart



#### HMC BFM Link States and Tx Data





# **Link Training**

- Host represented by HMC BFM
  - Yellow traces
- **HMC BFM** 
  - Green traces
  - Rx\_signal\_detected\_q trigger to tansistion from Idle to Descrambler Sync
  - Rx\_lfsr\_sync\_q trigger to transistion from Descrambler Sync to Non Zero Wait
  - Rx\_ts1\_sync trigger to transistion ftrom TS1 Sync to Zeroes Wait





## **HMC BFM Components**

Serialization: hmc\_serdes

FLIT interface: hmc\_flit\_bfm

Driver: hmc\_pkt\_driver

Error Injection: hmc\_err\_inj

Retry: hmc\_retry

Flow Control: hmc\_flow\_ctrl

Response Generator: hmc\_rsp\_gen

Memory: hmc\_mem

## Serialization: hmc\_serdes



- Generates TX and RX UI and FLIT clocks from REFCLK
  - Independent clock speeds and configuration per RX, TX and link
- Deserializes 16 bit LxRXP onto 128 bit FLIT interface, and drives associated HEAD, VALID and TAIL signals
- Serializes 128 bit FLIT interface onto 16 bit LxTXP
- configuration
  - training
  - scrambling/descrambling
  - half rate
  - lane reversal and polarity inversion

# FLIT interface: hmc\_flit\_bfm



- Defines tasks that drive the FLIT interface
  - send pkt, receive pkt, monitor pkt
- 2 instances in the hmc\_bfm, one for TX direction and one for RX direction
- configuration
  - none

# Driver: hmc\_pkt\_driver

Converts between packets and tasks in hmc\_flit\_bfm

cfg\_host\_link: host link or pass-thru link



send\_pkt()

## Error Injection: hmc\_err\_inj



- Provides manual or randomized error injection
- Can inject errors into the Request or Response streams
  - Request errors can be crc, duplicate length, sequence number, and poison pkt
  - Response errors can be crc, duplicate length, sequence number, data invalid, poison packet, or error packet.
- configuration
  - Queues to store tags for manual error injection
    - rsp\_tag\_q, req\_tag\_q

## Manual Error Injection

Manual error injection is tag-based. A user can specify which tag to inject an error on and the type of error(s).

- User must create an error packet with the expected tag and push into the request or response queue.
  - Queues are searched for tag matches in the request and response direction
  - Once a tag match is found, the error is injected and removed from the queue
- There are two queues per link, one for request packets, and one for response packets.
  - <path to hmc\_err\_inj>.req\_tag\_q.push\_back(<req\_pkt\_err object>);
  - <path to hmc\_err\_inj>.rsp\_tag\_q.push\_back(<rsp\_pkt\_err object>);

Randomized error injection is percentage based. A user can specify the likelihood of a request or response error.

This is the only method for injecting errors into FLOW control packets (PRET, IRTRY, NULL)

See hmc\_manual\_err test for example usage



# Randomized Error Injection

Randomized error injection is percentage based. A user can specify the likelihood of a request or response error.

- This is the only method for injecting errors into FLOW control packets (PRET, IRTRY, NULL)
  - Error injection rates are defined in the link\_cfg object
  - rsp\_dln, rsp\_crc, rsp\_seq, rsp\_dinv, rsp\_errstat, rsp\_poison, rsp\_err
  - req\_dln, req\_crc, req\_seq, req\_poison

A configuration file (hmc\_rand\_cfg) randomizes the error injection rates.



# Retry: hmc\_retry

- implements retry state machine
- enters Error Abort Mode on CRC, LEN/DLN mismatch or SEQ error
- stores outgoing packets into retry buffer
- extracts FRP and RRP from incoming packets
- generates FRP and embeds FRP and RRP into outgoing packets
- generates PRET packets when idle
- filters out NULL and PRET packets from downstream devices
- configuration
  - cfg\_retry\_enb: retry enable
  - cfg retry limit: retry limit
  - cfg\_retry\_timeout: retry timeout
  - cfg\_init\_retry\_txcnt: Number of IRTRY packets to transmit during retry sequence
  - cfg\_init\_retry\_rxcnt: Number of IRTRY packets to receive during retry sequence



## Flow Control: hmc flow ctrl



- stores a queue of outgoing commands
- extracts RTC from request packets
- embeds RTC into response packets
- generates TRET packets when queue is empty
- filters out TRET packets from downstream devices
- blocks TX stream when token count = 0
- configuration
  - cfg\_tx\_pkt\_q\_size: size of link outgoing command queue
  - cfg\_tx\_tokens: token count
  - cfg rsp open loop: response open loop mode
  - cfg tail rtc dsbl: disables RTC embedding and TRET generation

## Response Generator: hmc rsp gen



- Responds to any requests that match the Cube ID
- run rsp gen task
  - gets a request packet from req mailbox
  - sends write write and read commands to hmc mem
  - creates a new response packet
  - waits a random amount of simulation time
  - puts the response into the rsp mailbox
- configuration
  - cfg cube id: host link or pass-thru link
  - cfg lat avg: average response delay
  - cfg lat stddev: standard devation of response delay

# Memory: hmc mem



- Defines functions that read and write memory
- One object with shared access from all links
- Configuration register array is a scratchpad for the MD\_WR and MD\_RD commands
- configuration
  - cfg block size: 32, 64 or 128B block sizes
  - cfg\_cube\_size: 2GB or 4GB cube size

### **Test Benches**

### 2 example test benches are provided

- hmc\_bfm\_tb: provides link training, serialization, and power state management
  - slower, detailed implementation
- hmc\_flit\_tb: bypasses link serialization and runs wider FLIT interface.
  - high throughput, easier to debug



# Testbench: hmc\_bfm\_tb



# Testbench: hmc\_flit\_tb

• Same test can run without the serialization/deserialization in hmc\_serdes



