Ginwidth=

# Tutorial 4: Computer Architecture

# November 1, 2019

## 1. Given the Figure 1 below.

- (a) Bus is a physical connection to transfer data inside computer systems.
- (b) Multipoint bus
- (c) Answer
  - i. **Data bus:** Transports data between the memory CPU, memory, and input and output.
  - ii. Address bus: Specifies data receipient, and identifies source and destination of data on data bus.
  - iii. **Control bus:** Provide control for synchronization & control of bus & modules connected.

|    | Point-to-point bus                      | Multipoint bus                                 |  |  |
|----|-----------------------------------------|------------------------------------------------|--|--|
| 2. | One sender, one receipient              | Multiple sender, multiple receipient           |  |  |
|    | Data is sent directly to the receipient | Data is broadcasted to all possible receipient |  |  |

(a) Diagram

#### 3. Answer

- (a) When attempting to retrieve data, MAR holds the address of the data to be used by  ${\rm CPU}$
- (b) MDR will retrieve and store a copy of data pointed by MAR inside the RAM for read access
- (c) MDR is responsible for storing data back into the RAM if write operation is carried out by the  ${\rm CPU}$

#### 4. Answer

- (a) Answer
  - i. IR stores the current instruction being executed by the CPU.
  - ii. PC stores the address of the next instruction to be executed by the CPU.

iii. A: A register used for holding data for processing by the CPU and data transfer

#### (b) Answer

- i. They form the machine cycle inside the LMC. The LMC's fetch operation involves the MAR and MDR. Whereas the LMC's execute operation involves the IR, PC, and A.
- (c) The ADD operation by the LMC, which involves the full fetch-execute cycle
  - i. The CPU copies the address pointed by the PC into the MAR to retrieve the next instruction.
  - ii. The MDR hold a copy of the data pointed to by the MAR for read-access.
  - iii. The IR retrieves the instruction stored in the MDR.
  - iv. The CPU decodes the instruction, and place the operand's address inside the MAR for copying purpose. A copy of the operand is returned to the MDR.
  - v. The CPU adds the adds the accumulator, A, and the MDR together, and stores the end result in the accumulator, A.
  - vi. The program counter is incremented to the next instruction.

#### 5. Answer

(a)  $2^{36} = 6.87194767 \times 10^{10} bytes$ 

### 6. Answer (ASK Teacher, is this hex or decimal?)

| (a) | Instruction                   | IR  | PC | MAR | MDR | A   |
|-----|-------------------------------|-----|----|-----|-----|-----|
|     | 20 (LOAD)                     | 550 | 21 | 50  | 422 | 422 |
|     | 21 (ADD)                      | 151 | 22 | 51  | 008 | 430 |
|     | 22 (STORE) Check with teacher | 350 | 23 | 50  | 430 | 430 |

# 7. Answer

| (a) | Instruction | IR  | PC | MAR | MDR                          | A                            |
|-----|-------------|-----|----|-----|------------------------------|------------------------------|
|     | 20 (LOAD)   | 550 | 21 | 50  | $23_{16}$                    | $23_{16}$                    |
|     | 21 (MUL)    | 151 | 22 | 51  | 5 <sub>16</sub>              | $23_{16} * 5_{16} = AF_{16}$ |
|     | 22 (STORE)  | 350 | 1  | 50  | $23_{16} * 5_{16} = AF_{16}$ | $23_{16} * 5_{16} = AF_{16}$ |

### 8. Answer

- (a) RISC (Reduced instruction set computer)
- (b) Advantages of arthictecture (4 is enough, 1 extra):
  - i. Limited and simple instruction set. Execute at a faster clock speed, does not require complex hardware.
  - ii. **Registers-oriented instructions.** Reduces memory access, use registers to operate/hold frequently used instruction.

- iii. **Fixed length/format instruction word.** Easy to identify, can be fetched and decodd independently -> pipelining.
- iv. Limited addressing mode. Provide single address mode, speed up instruction executions.
- v. Large bank of registers. Register