

AIX LYON PARIS STRASBOURG

WWW.CLEARSY.COM

# Tools CSSP IDE, ProB

Thierry Lecomte R&D Director



#### Atelier CSSP IDE

#### ■ On a USB key (you keep it)

- Go to E:\CSSP\_for\_education\_20230522\CSSP
- Execute Register\_CSSP.cmd
- Execute startAB.cmd
- If asked, relocate the projects directory to E:\CSSP\_for\_education\_20230522\CSSP\CSSP\_WORKSPACE
- Open Atelier B / preferences / project, change Default Project Directory with E:\CSSP\_for\_education\_20230522\CSSP\CSSP\_WORKSPACE
- The <u>CSSP projects need to be all located in this directory</u>
- Create a project, select project type "SW development" and "define as CSSP project"







#### Atelier CSSP IDE

- ► Atelier B with abilities to deal with CLEARSY Safety Platform (CSSP)
  - > Specific pre-filled projects
  - Dedicated compilation toolchain and man-machine interface
  - > Programming the CLEARSY Safety Platform
  - □ Graphical simulation (only one microcontroller): SK0 emulation



# **CLEARSY Safety Platform**

- Safety on hardware
  - Based on 2002 PIC32 microcontrollers
  - Offers up to 40 MIPS for lightweight applications
- Safety on software
  - Based on 4004 software
  - Correctness is ensured by mathematical proof (-> B method)
  - Cross checks between software instances and between microcontrollers



- Industrial software tools
- Based on Atelier B version 4.6 Industrial Formal method
- Includes specific plugins to compile and load automatically to the platform.





#### Verification

#### Safety is built-in, out of reach of the developer who cannot alter it

If one verification fails when loading or executing

- Bad CRC when bootloading code
- Bad memory map (overlap) when bootload
- $CRC(data_{Binarv1}) \neq CRC(data_{Binarv2})$  during execution on one μC
- Failing μC unable to handshake every 50 ms with other μC
- CRC(data<sub>Binary</sub>) different on each  $\mu$ C (inter  $\mu$ C verification)
- Wrong input (absence of/incorrect sinusoidal signal)
- Outputs are not commandable
- Output is ON when both μC agree
- One  $\mu$ C is not able to execute properly instructions
- $CRC_{computed}$  (code)  $\neq$   $CRC_{expected}$  (code) (deferred action)

#### Models are proved to be correct:

- Syntax, types, properties
- No overflow, no division by 0, no access to a table outside of its bounds



- Systematic (buggy code generator and compiler, etc.)
- Random (memory corruption, failing transistor, degrading clock, etc.)











#### **Available Boards**

#### Starter kits for education:

- SKO available since Q1 2019: 5 digital I/O
- SKO software simulator (no safety)
- SK1 experimented in 2019: 28 digital I/O



CSO core computer

https://www.clearsy.com/en/our-tools/clearsy-safety-platform/



SKO board

#### For industry (CS0 core computer)

- Certified SIL4
- More flexibility
- Programmed with B and C
- Daughter board to be plugged on motherboard equipped with power supply and I/O





# Development Process (B)







# Development Process (B+CSSP)



# **CSSP Project**

# A CSSP project is a B project

is generated automatically from board configuration (# IOs, naming)

# It contains









# Programming Model & Applications

- The execution is cyclic
- The function is executed regularly as often as possible similar to arduino programming (setup(), loop())
- No underlying operating system
- No interrupt()
- No predefined cycle time (if outputs are not set and cross read every 50ms, board enters panic mode)
- No delay()
- Inputs are values captured at the beginning of a cycle (digital I/O)
- Outputs are maintained from one cycle to another (digital I/O)
- Project skeleton is generated from board description (I/O used, naming)
- Programming is specifying and implementing the function user\_logic



init();

while (1) {

instance1(); instance2();



Hackathon

#### **Generated Models**



#### **B Variables Declaration**

#### specification

```
ABSTRACT VARIABLES
    00,
    01
            : means « belongs
INVARIANT
    00 : uint8 t
    01 : uint8 t
                         || means « in parallel », « at the
                         same time »
INITIALISATION
    00 :: uint8 t(|
    01 :: uint8 t
          :: means « any value within »
```

#### implementation

# // pragma SAFETY\_VARS — Contains variables that will be verified CONCRETE\_VARIABLES OO, O1, TIME\_A, STATUS Wandatory Contains variables that will be verified Variables local to implementation

#### INVARIANT

```
O0 : uint8_t &
O1 : uint8_t &
TIME_A : uint32_t &
STATUS : uint8_t
```

#### INITIALISATION

```
O0 := IO_OFF;
O1 := IO_OFF;
TIME_A := 0;
STATUS := SFALSE
```

#### **B** Constants Declaration



# **CLEARSY Safety Platform Supported Types**



## **Unsigned INT Operators**





# **Unsigned INT Operators**



## **Unsigned INT Operators**



# Inputs / Outputs





#### Verification

If a digital output is valued with a value different from IO\_ON or IO\_OFF then SK<sub>0</sub> stops in error mode

# Inputs / Outputs





returns the number of milliseconds since the last reset

#### **Important**

SK<sub>0</sub> resets when the ms\_tick reaches its upper bound i.e. every 49.7 days

# **B** Operations

Operations are populated with substitutions

Available substitutions in specification are different from the ones available in implementation

#### specification

Express the properties that the variables comply with when the operation is completed independently from the algorithm implemented (post-condition)

To simplify, always use « becomes such that substitutions »

# **B** Operations

#### implementation

```
user_logic = skip; ——— do nothing
                                                    user_logic =
                                                    BEGIN
                                                        VAR time IN
                                                                                            Local variables declaration
                                                            time_ : (time_ : uint32_t);
user logic =
                                                            time_ <-- get_ms tick;
                                                                                            Operation call
BEGIN
                                                            IF 2000 <= time_ THEN</pre>
    00 := IO ON;
                                                                O1 := IO_ON
                         valuations in sequence
    01 := IO OFF
                                                            END
                                                                         Important
END;
                                                        END
                                                    END;
                                                                         Local variables have to be typed first using
                                                                         « becomes such that » substitution
user logic =
BEGIN
    IF Var8 = 0 THEN
        00 := IO ON
    ELSE
                         IF THEN ELSE
        01 := IO ON
```

Contraints on the language to simplify the compiler

#### **Important**

END

END;

Only single condition (no

conjunction nor disjonction)

= < <= operators only

# user\_logic

#### specification

```
user_logic = skip
```

skip means « do no alter the variables of the model »

```
MACHINE
                            OPERATIONS
                                user_logic = skip;
    logic
SEES
                                po <-- get 01 =
    g types,
    q operators,
                                    po: uint8 t
    io constants,
                                THEN
    lchip interface
                                    po := 01
                                END;
ABSTRACT VARIABLES
    01,
                                po <-- get 02 =
    02
                                PRE
                                    po: uint8 t
INVARIANT
                                THEN
    01 : uint8 t &
                                    po := 02
    02 : uint8 t
                                END
                            END
```

INITIALISATION

01 :: uint8 t ||

02 :: uint8 t

#### implementation

```
user_logic = skip;
```

Minimum example:

// pragma SAFETY VARS

 do nothing; outputs remain in their initial state (INITIALISATION)

```
IMPLEMENTATION logic i
                              INITIALISATION
                                  01 := IO OFF;
REFINES logic
                                  02 := IO OFF
SEES
                              OPERATIONS
    g types,
                                  user_logic = skip;
    g operators,
    io constants,
                                  po <-- get 01 =
    lchip interface,
                                  BEGIN
    inputs
                                      po := 01
```

END;

BEGIN

END

END

po <-- get 02 =

po := 02

INVARIANT

O1 : uint8\_t &

O2 : uint8\_t

CONCRETE VARIABLES

01,

02

# user\_logic

#### specification

```
user logic =
BEGIN
    00 :: uint8 t ||
                             O0 and O1 belong to
    01 :: uint8 t
                             their type
END
                         means « becomes such that »
user_logic =
    BEGIN
        00, 01 :
            00 : uint8 t &
            01 : uint8 t &
                                     O0 and O1 belong to
            not(00 = 01)
                                     their type
    END
                                     and O0 is different from
                                     01
user logic =
BEGIN
    O0 := IO_ON ||
                              Set O0 and reset O1
    01 := IO OFF
END
```

#### implementation

« then » is related to the valuation of O0 regarding O1O0 and O1 will be positioned at the same time at the end of the cycle

#### Links and References

On going courses / research



**HASLab**, University of Minho Braga, Portugal, March 2019



Available resources



https://github.com/CLEARSY/CSSP-Programming-Handbook https://www.clearsy.com/en/tools/clearsy-safety-platform/

#### Add Prob Tool to Atelier B menu



- Open ProB Help menu
- Install Atelier B 4 plugin
- Select the Atelier B file of your install directory

  E:\CSSP for education 20230522\CSSP\Atelier B cssp 4.6.0-rc7\AtelierB
- probtclk.etool file created in extensions subdirectory





