





AIX LYON PARIS STRASBOURG

WWW.CLEARSY.COM

# Using B to program the CLEARSY Safety Platform



#### PART II

# THE CLEARSY SAFETY PLAFORM FOR EDUCATION







# Main Principles: software

to develop

Legend

to complement

developped or generated



Processed by interrupts

Data acquisition

**Outputs** control

#### **CLEARSY Safety Platform for Education**

- F as a B model
- Replicated code symetrical
- Most verifications implemented
- Cost effective hardware interface







#### Required Components



- ► 1x SK0 board (optional)
- ► 1x USB cable
- ► 1x laptop
- ► 2 switches
- https://github.com/CLEARSY/tutorial-ABZ-2021
  Section « Atelier CLEARSY Safety Platform »





# Atelier CLEARSY Safety Platform



- Zip file + install procedure
  - Unzip in a directory without space nor special chars in the path
  - Run Register CSSP.cmd script
  - Run startAB.cmd script just created
- CSSP skeleton project
  - Create a project
  - Modify 2 components
  - > Prove, compile
  - Upload and execute on the SK0 board
  - Execute with SKO software emulator (1 replica)



IDE populated with 2 examples







## Development cycle

- Create a CSSP software project
- Configure the board
  - > I/O used, naming
- Generate the skeleton project
- ▶ Define the constants in user\_ctx component\* (nothing to do here)
- ▶ Define the behaviour in the logic component
- ▶ Prove, compile, upload, execute
- (\*): in B, a component is a specification and its implementation





















## Some modelling elements

- ► Typing
  - □ uint8\_t, uint16\_t, uint32\_t
  - ► I/O are uint8\_t with IO\_OFF and IO\_ON valid states (using other) values leads to panic mode during execution)
- Predefined arithmetic and bitwise operations
  - > add\_uint8 computes addition of 2x uint8\_t without overflow
- ► Local variables have to be typed with predicate

```
write outputs =
VAR
    lsb
IN
    lsb : ( lsb : uint8 t );
    1sb <-- get ENG;
```







#### Introduction to B: variables declaration

#### specification

```
ABSTRACT VARIABLES
    00,
    01
            : means « belongs
INVARIANT
    00 : uint8 t &
    01 : uint8 t
                          Il means « in parallel », « at the same
                          fime »
INITIALISATION
    00 :: uint8 t(|
    01 :: uint8 t
          :: means « any value within »
```

#### implementation

```
Mandatory
                            Contains variables that will
// pragma SAFETY VARS
                            be verified
```

#### CONCRETE VARIABLES

```
00,
01,
TIME_A,
                         Variables local to
STATUS
                         implementation
```

#### TNVARTANT

```
00 : uint8 t &
01 : uint8 t &
TIME_A : uint32_t &
STATUS : uint8 t
```

#### INITIALISATION

```
00 := IO OFF;
01 := IO OFF;
TIME A := 0;
STATUS := SFALSE
```







# Introduction to B: operation specification

Operations are populated with substitutions

Available substitutions in specification are different from the ones available in implementation

#### specification

Express the properties that the variables comply with when the operation is completed independently from the algorithm implemented (post-condition)

To simplify, always use « becomes such that substitutions »

```
user logic
    BEGIN
         00, 01 : (
                                   Typing (mandatory)
                                   Constraints (optional)
    END;
```







## Introduction to B: operation implementation

#### implementation

```
user_logic = skip; ——— do nothing
                                                     user logic =
                                                     BEGIN
                                                         VAR time IN
                                                                                             Local variables declaration
                                                             time_ : (time_ : uint32_t);
user logic =
                                                             time <-- get ms tick;
                                                                                             Operation call
BEGIN
                                                             IF 2000 <= time THEN
    OO := IO_ON;
                                                                 O1 := IO ON
                         valuations in sequence
    01 := IO OFF
                                                             END
END;
                                                         END
                                                     END;
user_logic =
BEGIN
    IF Var8 = 0 THEN
                                           Important
        00 := IO ON
                         IF THEN ELSE
                                           Only single condition (no
    ELSE
        01 := IO ON
                                           conjunction nor disjonction)
    END
```



END;





= < <= operators only

# Programming the board



Video « Programming SKO»





#### The behavioural model

```
OPERATIONS
    user logic =
    BEGIN
        ENG, SIG, COUNTER : (
            ENG: uint8 t &
            SIG: uint8 t &
            COUNTER : uint8 t &
            ((ENG = IO OFF & SIG = IO ON) or (ENG = IO ON & SIG = IO OFF)) &
            (COUNTER = 0 \ll (ENG = IO ON & SIG = IO OFF))
    END;
   user logic =
   VAR an , fre IN
       an : (an : uint8 t);
       fre :(fre : uint8 t);
       an <-- get AN;
       fre <-- get FRE;
       IF prevAN = IO OFF THEN
           IF an = IO ON THEN
               COUNTER := add uint8 (COUNTER , 1)
           END
       END;
       IF prevFRE = IO OFF THEN
           IF fre = IO ON THEN
               COUNTER := sub uint8 (COUNTER , 1)
       END;
       prevFRE := fre ;
       prevAN := an ;
       IF COUNTER = 0 THEN
           ENG := IO ON;
           SIG := IO OFF
```

#### **Component Status for logic**

AutoProved C:/Users/thier/AB CSSP 4.6.0-RC7/XING SK0/logic.mch nPRa %Pr Initialisation 100 logic 100

#### Component Status for logic\_i

AutoProved C:/Users/thier/AB CSSP 4.6.0-RC7/XING SK0/logic i.imp %Pr Initialisation 100 Operation user logic WellDefinedness\_user\_logic 100 logic i 100

Project on github to restore IDE (src/XING SK0.arc) Use menu workspace/restore project



END

ENG := IO OFF; SIG := IO ON





# Falling back to restrictive mode

- Are safety mechanisms really working?
- ► Triggers:
  - > Very long computation (iterate through a table)
  - Use an invalid value for output (different from IO\_OFF, IO\_ON)
  - Use built-in functions *get\_replica\_id* and *get\_processor\_id* to program different behaviours on different replicas
- Only works with the SK0 board
  - The software emulator only executes one replica







# Programming the board



Video « Triggering panic mode»





## Going further



- Programming model
- Software and hardware interfaces
- Examples
- https://github.com/CLEARSY/CSSP-Programming-Handbook



Used in combination



Remote I/O system



Stimulated with arduino







# Fit for Proof of Concept

- B0 as Internal Representation
- ► PoC for SNCF
  - Relay-based installation for temporary works



- > Printed drawings as inputs
- Some manual interaction, translation, execution of the wired logic







# Programming the board



Video « supporting legacy signalling drawings»



