

## 2K x 8 Static RAM

#### **Features**

- Automatic power-down when deselected
- CMOS for optimum speed/power
- High speed
  - —15 ns
- · Low active power
  - -660 mW (commercial)
  - -688 mW (military-20 ns)
- · Low standby power
  - -110 mW (20 ns)
- TTL-compatible inputs and outputs
- Capable of withstanding greater than 2001V electrostatic discharge
- V<sub>IH</sub> of 2.2V

### **Functional Description**

The CY7C128A is a high-performance CMOS static RAM organized as 2048 words by 8 bits. Easy memory expansion is

provided by an active LOW Chip Enable  $(\overline{CE})$ , and active LOW Output Enable  $(\overline{OE})$  and three-state drivers. The CY7C128A has an automatic power-down feature, reducing the power consumption by 83% when deselected.

 $\frac{\text{Writing to the device is } \underline{\text{acc}} \text{omplished when the Chip Enable}}{(\overline{\text{CE}}) \text{ and Write Enable } (\overline{\text{WE}}) \text{ inputs are both LOW}}.$ 

Data on the eight I/O pins (I/O $_0$  through I/O $_7$ ) is written into the memory location specified on the address pins (A $_0$  through A $_{10}$ ).

Reading the device is accomplished by taking Chip Enable  $(\overline{CE})$  and Output Enable  $(\overline{OE})$  LOW while Write Enable  $(\overline{WE})$  remains HIGH. Under these conditions, the contents of the memory location specified on the address pins will appear on the eight I/O pins.

The I/O pins remain in high-impedance state when Chip Enable ( $\overline{\text{CE}}$ ) or Output Enable ( $\overline{\text{OE}}$ ) is HIGH or Write Enable ( $\overline{\text{WE}}$ ) is LOW.

The CY7C128A utilizes a die coat to insure alpha immunity.



#### **Selection Guide**

|                                 |            | 7C128A-15 | 7C128A-20 | 7C128A-25 | 7C128A-35 | 7C128A-45 |
|---------------------------------|------------|-----------|-----------|-----------|-----------|-----------|
| Maximum Access Time (ns)        |            | 15        | 20        | 25        | 35        | 45        |
| Maximum Operating               | Commercial | 120       | 120       | 120       | 120       | 120       |
| Current (mA)                    | Military   | -         | 125       | 125       | 125       | 125       |
| Maximum Standby<br>Current (mA) | Commercial | 40        | 20        | 20        | 20        | 20        |
|                                 | Military   | -         | 20        | 20        | 20        | 20        |



#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

Storage Temperature ......-65°C to +150°C

Ambient Temperature with

Power Applied......–55°C to +125°C

Supply Voltage to Ground Potential

(Pin 28 to Pin 14) ...... –0.5V to +7.0V

DC Voltage Applied to Outputs

in High Z State ...... -0.5V to +7.0V

| Output Current into Outputs (LOW)                      | 20 mA   |
|--------------------------------------------------------|---------|
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V  |
| Latch-Up Current                                       | >200 mA |

### **Operating Range**

| Range                   | Ambient<br>Temperature | v <sub>cc</sub> |
|-------------------------|------------------------|-----------------|
| Commercial              | 0°C to +70°C           | 5V ± 10%        |
| Military <sup>[1]</sup> | −55°C to +125°C        | 5V ± 10%        |

## Electrical Characteristics Over the Operating Range<sup>[2]</sup>

|                  |                                               |                                                                                                  |        | 7C12 | 8A-15           | 7C12 | 8A-20           | 7C12 | 8A-25           | 7C128 | A-35,45         |      |
|------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------|--------|------|-----------------|------|-----------------|------|-----------------|-------|-----------------|------|
| Parameter        | Description                                   | Test Conditi                                                                                     | ons    | Min. | Max.            | Min. | Max.            | Min. | Max.            | Min.  | Max.            | Unit |
| V <sub>OH</sub>  | Output HIGH<br>Voltage                        | $V_{CC} = Min.,$ $I_{OH} = -4.0 \text{ mA}$                                                      |        | 2.4  |                 | 2.4  |                 | 2.4  |                 | 2.4   |                 | V    |
| V <sub>OL</sub>  | Output LOW<br>Voltage                         | V <sub>CC</sub> = Min., I <sub>OL</sub> =                                                        | 8.0 mA |      | 0.4             |      | 0.4             |      | 0.4             |       | 0.4             | V    |
| V <sub>IH</sub>  | Input HIGH<br>Voltage                         |                                                                                                  |        | 2.2  | V <sub>CC</sub> | 2.2  | V <sub>CC</sub> | 2.2  | V <sub>CC</sub> | 2.2   | V <sub>CC</sub> | V    |
| V <sub>IL</sub>  | Input LOW<br>Voltage <sup>[3]</sup>           |                                                                                                  |        | -0.5 | 0.8             | -0.5 | 0.8             | -0.5 | 0.8             | -0.5  | 0.8             | V    |
| I <sub>IX</sub>  | Input Load<br>Current                         | $GND \leq V_I \leq V_CC$                                                                         |        | -10  | +10             | -10  | +10             | -10  | +10             | -10   | +10             | μА   |
| I <sub>OZ</sub>  | Output Leakage<br>Current                     | $\begin{array}{l} GND \leq V_I \leq V_{CC} \\ Output\ Disabled \end{array}$                      |        | -10  | +10             | -10  | +10             | -10  | +10             | -10   | +10             | μА   |
| I <sub>OS</sub>  | Output Short<br>CircuitCurrent <sup>[4]</sup> | $V_{CC} = Max.,$<br>$V_{OUT} = GND$                                                              |        |      | -300            |      | -300            |      | -300            |       | -300            | mA   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating                     | V <sub>CC</sub> = Max.                                                                           | Com'l  |      | 120             |      | 120             |      | 120             |       | 120             | mA   |
|                  | Supply Current                                | I <sub>OUT</sub> = 0 mA                                                                          | Mil    |      | -               |      | 125             |      | 125             |       | 125             |      |
| I <sub>SB1</sub> | Automatic CE                                  | Max. V <sub>CC</sub> ,                                                                           | Com'l  |      | 40              |      | 40              |      | 20              |       | 20              | mA   |
|                  | Power-Down<br>Current                         | CE ≥ V <sub>IH,</sub><br>Min. Duty Cycle<br>= 100%                                               | Mil    |      | -               |      | 40              |      | 40              |       | 20              |      |
| I <sub>SB2</sub> | Automatic CE<br>Power-Down                    | $\frac{\text{Ma} \text{x. V}_{\text{CC}},}{\text{CE}_1 \ge \text{V}_{\text{CC}} - 0.3\text{V},}$ | Com'l  |      | 40              |      | 20              |      | 20              |       | 20              | mA   |
|                  | Current                                       | $V_{IN} \ge V_{CC} - 0.3V$<br>or $V_{IN} \le 0.3V$                                               | Mil    |      | -               |      | 20              |      | 20              |       | 20              |      |

## Capacitance<sup>[5]</sup>

| Parameter        | Description        | Test Conditions                                                           | Max. | Unit |
|------------------|--------------------|---------------------------------------------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}\text{C}, f = 1 \text{ MHz}, $<br>$V_{CC} = 5.0\text{V}$ | 10   | pF   |
| C <sub>OUT</sub> | Output Capacitance |                                                                           | 10   | pF   |

#### Notes:

- $T_{\mbox{\scriptsize A}}$  is the "instant on" case temperature.
- 2.
- See the last page of this specification for Group A subgroup testing information.

  V<sub>IL</sub> (min.) = -3.0V for pulse durations less than 30 ns.

  Not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.
- Tested initially and after any design or process changes that may affect these parameters.



#### **AC Test Loads and Waveforms**



## Switching Characteristics Over the Operating Range<sup>[2, 6]</sup>

|                   |                                     | 7C128A-15 |      | 7C128A-20 |      | 7C128A-25 |      | 7C128A-35 |      | 7C128A-45 |      |      |
|-------------------|-------------------------------------|-----------|------|-----------|------|-----------|------|-----------|------|-----------|------|------|
| Parameter         | Description                         | Min.      | Max. | Unit |
| READ CYC          | LE                                  |           |      |           |      |           | ı    | ı         |      |           |      |      |
| t <sub>RC</sub>   | Read Cycle Time                     | 15        |      | 20        |      | 25        |      | 35        |      | 45        |      | ns   |
| t <sub>AA</sub>   | Address to Data Valid               |           | 15   |           | 20   |           | 25   |           | 35   |           | 45   | ns   |
| t <sub>OHA</sub>  | Data Hold from Address Change       | 5         |      | 5         |      | 5         |      | 5         |      | 5         |      | ns   |
| t <sub>ACE</sub>  | CE LOW to Data Valid                |           | 15   |           | 20   |           | 25   |           | 35   |           | 45   | ns   |
| t <sub>DOE</sub>  | OE LOW to Data Valid                |           | 10   |           | 10   |           | 12   |           | 15   |           | 20   | ns   |
| t <sub>LZOE</sub> | OE LOW to Low Z                     | 3         |      | 3         |      | 3         |      | 3         |      | 3         |      | ns   |
| t <sub>HZOE</sub> | OE HIGH to High Z <sup>[7]</sup>    |           | 8    |           | 8    |           | 10   |           | 12   |           | 15   | ns   |
| t <sub>LZCE</sub> | CE LOW to Low Z <sup>[8]</sup>      |           |      | 5         |      | 5         |      | 5         |      | 5         |      | ns   |
| t <sub>HZCE</sub> | CE HIGH to High Z <sup>[7, 8]</sup> |           | 8    |           | 8    |           | 10   |           | 15   |           | 15   | ns   |
| t <sub>PU</sub>   | CE LOW to Power-Up                  | 0         |      | 0         |      | 0         |      | 0         |      | 0         |      | ns   |
| t <sub>PD</sub>   | CE HIGH to Power-Down               |           | 15   |           | 20   |           | 20   |           | 20   |           | 25   | ns   |
| WRITE CYC         | CLE <sup>[9]</sup>                  |           |      |           |      |           |      |           |      |           |      |      |
| t <sub>WC</sub>   | Write Cycle Time                    | 15        |      | 20        |      | 20        |      | 25        |      | 40        |      | ns   |
| t <sub>SCE</sub>  | CE LOW to Write End                 | 12        |      | 15        |      | 20        |      | 25        |      | 30        |      | ns   |
| t <sub>AW</sub>   | Address Set-Up to Write End         | 12        |      | 15        |      | 20        |      | 25        |      | 30        |      | ns   |
| t <sub>HA</sub>   | Address Hold from Write End         | 0         |      | 0         |      | 0         |      | 0         |      | 0         |      | ns   |
| t <sub>SA</sub>   | Address Set-Up to Write Start       | 0         |      | 0         |      | 0         |      | 0         |      | 0         |      | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                      | 12        |      | 15        |      | 15        |      | 20        |      | 20        |      | ns   |
| t <sub>SD</sub>   | Data Set-Up to Write End            | 10        |      | 10        |      | 10        |      | 15        |      | 15        |      | ns   |
| t <sub>HD</sub>   | Data Hold from Write End            | 0         |      | 0         |      | 0         |      | 0         |      | 0         |      | ns   |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[7]</sup>     |           | 7    |           | 7    |           | 7    |           | 10   |           | 15   | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low Z                    | 5         |      | 5         |      | 5         |      | 5         |      | 5         |      | ns   |

- Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. 6.

- t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady state voltage.
   At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub> for any given device.
   The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write.



## **Switching Waveforms**

## **Read Cycle No. 1**<sup>[10, 11]</sup>



## Read Cycle No. 2<sup>[10, 12]</sup>



#### Write Cycle No. 1 (WE Controlled)<sup>[9, ]</sup>



#### Notes:

- 10. WE is HIGH for read cycle.
  11. Device is continuously selected. OE, CE = V<sub>IL</sub>.
  12. Address valid prior to or coincident with CE transition LOW.
  13. Data I/O pins enter high-impedance state, as shown, when OE is held LOW during write.



#### Switching Waveforms (continued)

Write Cycle No. 2 (CE Controlled)[9, 13, 14]



#### Notes:

14. If  $\overline{\text{CE}}$  goes HIGH simultaneously with  $\overline{\text{WE}}$  HIGH, the output remains in a high-impedance state.

#### Typical DC and AC Characteristics





## Typical DC and AC Characteristics (continued)







## **Ordering Information**

| Speed<br>(ns) | Ordering Code     | Package<br>Name | Package Type                             | Operating<br>Range |
|---------------|-------------------|-----------------|------------------------------------------|--------------------|
| 15            | CY7C128A-15PC     | P13             | 24-Lead (300-Mil) Molded DIP             | Commercial         |
|               | CY7C128A-15VC     | V13             | 24-Lead Molded SOJ                       |                    |
|               | CY7C128A-15SC     | S13             | 24-Lead (300-Mil) Molded SOIC            |                    |
| 20            |                   |                 | 24-Lead (300-Mil) Molded DIP             | Commercial         |
|               | CY7C128A-20VC     | V13             | 24-Lead Molded SOJ                       |                    |
|               | CY7C128A-20SC     | S13             | 24-Lead (300-Mil) Molded SOIC            |                    |
|               | CY7C128A-20DMB    | D14             | 24-Lead (300-Mil) CerDIP                 | Military           |
|               | CY7C128A-20LMB    | L53             | 24-Pin Rectangular Leadless Chip Carrier |                    |
| 25            | CY7C128A-25PC P13 |                 | 24-Lead (300-Mil) Molded DIP             | Commercial         |
|               | CY7C128A-25VC     | V13             | 24-Lead Molded SOJ                       |                    |
|               | CY7C128A-25SC     | S13             | 24-Lead (300-Mil) Molded SOIC            |                    |
|               | CY7C128A-25DMB    | D14             | 24-Lead (300-Mil) CerDIP                 | Military           |
| 35            |                   |                 | 24-Lead (300-Mil) Molded DIP             | Commercial         |
|               | CY7C128A-35VC     | V13             | 24-Lead Molded SOJ                       |                    |
|               | CY7C128A-35SC     | S13             | 24-Lead (300-Mil) Molded SOIC            |                    |
|               | CY7C128A-35DMB    | D14             | 24-Lead (300-Mil) CerDIP                 | Military           |
| 45            | CY7C128A-45PC     | P13             | 24-Lead (300-Mil) Molded DIP             | Commercial         |
|               | CY7C128A-45VC     | V13             | 24-Lead Molded SOJ                       |                    |
|               | CY7C128A-45SC     | S13             | 24-Lead (300-Mil) Molded SOIC            |                    |
|               | CY7C128A-45DMB    | D14             | 24-Lead (300-Mil) CerDIP                 | Military           |
|               | CY7C128A-45LMB    | L53             | 24-Pin Rectangular Leadless Chip Carrier |                    |



# MILITARY SPECIFICATIONS Group A Subgroup Testing

## **DC Characteristics**

| Parameter            | Subgroups |
|----------------------|-----------|
| V <sub>OH</sub>      | 1, 2, 3   |
| V <sub>OL</sub>      | 1, 2, 3   |
| V <sub>IH</sub>      | 1, 2, 3   |
| V <sub>IL</sub> Max. | 1, 2, 3   |
| I <sub>IX</sub>      | 1, 2, 3   |
| l <sub>OZ</sub>      | 1, 2, 3   |
| Icc                  | 1, 2, 3   |
| I <sub>SB</sub>      | 1, 2, 3   |

## **Switching Characteristics**

| Parameter        | Subgroups       |
|------------------|-----------------|
| READ CYCLE       |                 |
| t <sub>RC</sub>  | 7, 8, 9, 10, 11 |
| t <sub>AA</sub>  | 7, 8, 9, 10, 11 |
| t <sub>OHA</sub> | 7, 8, 9, 10, 11 |
| t <sub>ACE</sub> | 7, 8, 9, 10, 11 |
| t <sub>DOE</sub> | 7, 8, 9, 10, 11 |
| WRITE CYCLE      |                 |
| t <sub>WC</sub>  | 7, 8, 9, 10, 11 |
| t <sub>SCE</sub> | 7, 8, 9, 10, 11 |
| t <sub>AW</sub>  | 7, 8, 9, 10, 11 |
| t <sub>HA</sub>  | 7, 8, 9, 10, 11 |
| t <sub>SA</sub>  | 7, 8, 9, 10, 11 |
| t <sub>PWE</sub> | 7, 8, 9, 10, 11 |
| t <sub>SD</sub>  | 7, 8, 9, 10, 11 |
| t <sub>HD</sub>  | 7, 8, 9, 10, 11 |

.330 .390

51-80031



## **Package Diagrams**

### **24-Lead (300-Mil) CerDIP D14** MIL-STD-1835 D-9 Config.A PIN 1 -DIMENSIONS IN INCHES 245 310 <u>MIN.</u> MAX. 065 095 .005 MIN. BASE PLANE 1.230 .290 <u>.155</u> .200 320 1.280 015 060 .150 MIN. .009 .012 3° 15° .090 .045 .065 .110

24-Pin Rectangular Leadless Chip Carrier L53

015 020 SEATING PLANE





## Package Diagrams (continued)

#### 24-Lead (300-Mil) Molded DIP P13/P13A





### 24-Lead (300-Mil) Molded SOJ V13







| Document Title: CY7C128A 2K x 8 Static RAM Document Number: 38-05028 |         |               |                    |                                               |  |  |
|----------------------------------------------------------------------|---------|---------------|--------------------|-----------------------------------------------|--|--|
| REV.                                                                 | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                         |  |  |
| **                                                                   | 106814  | 09/10/01      | SZV                | Change from Spec number: 38-00094 to 38-05028 |  |  |