### P&S Modern SSDs

## Introduction to MQSim

Rakesh Nadig

Dr. Jisung Park

Prof. Onur Mutlu

ETH Zürich

Spring 2022

8<sup>th</sup> April 2022

#### Introduction



- PhD Student @ SAFARI research group since 2021
- Senior staff engineer @ Samsung Electronics 2014-2021
- MS in Electrical and Computer Engineering from University of California Irvine
- Research Area: Memory/Storage Systems | NAND Flash Memory | Near-Storage Processing | Non-Volatile Memory | Machine Learning | Hybrid Memory/Storage Systems
- <u>rakesh.nadig@safari.ethz.ch</u>



#### Outline

Internal Components of a Modern SSD

Introduction to MQSIM

Mechanism

Code structure

Configuring MQSim

#### Outline

Internal Components of a Modern SSD

Introduction to MQSIM

Mechanism

Code structure

Configuring MQSim



- Back End: data storage
  - Memory chips (e.g., NAND flash memory, PCM, MRAM, 3D XPoint)



- Back End: data storage
  - Memory chips (e.g., NAND flash memory, PCM, MRAM, 3D XPoint)
- Front End: management and control units
  - Host—Interface Logic (HIL): protocol used to communicate with host



- Back End: data storage
  - □ Memory chips (e.g., NAND flash memory, PCM, MRAM, 3D XPoint)
- Front End: management and control units
  - Host—Interface Logic (HIL): protocol used to communicate with host
  - Flash Translation Layer (FTL): manages resources, processes
     I/O requests



- Back End: data storage
  - Memory chips (e.g., NAND flash memory, PCM, MRAM, 3D XPoint)
- Front End: management and control units
  - **Host—Interface Logic (HIL)**: protocol used to communicate with host
  - Flash Translation Layer (FTL): manages resources, processes I/O requests
  - Flash Channel Controllers (FCCs): sends commands to, transfers data with memory chips in back end

# FTL: Managing the SSD's Resources

- Flash writes can take place only to pages that are erased
  - Perform out-of-place updates (i.e., write data to a different, free page), mark old page as invalid
  - Update logical-to-physical mapping (makes use of cached mapping table)
  - Some time later: garbage collection reclaims invalid physical pages off the critical path of latency



# FTL: Managing the SSD's Resources

- Flash writes can take place only to pages that are erased
  - Perform out-of-place updates (i.e., write data to a different, free page),
     mark old page as invalid
  - Update logical-to-physical mapping (makes use of cached mapping table)
  - Some time later: garbage collection reclaims invalid physical pages off the critical path of latency
- Write cache decreases resource contention, reduces latency



### Outline

Internal Components of a Modern SSD

Introduction to MQSIM

Mechanism

Code structure

Configuring MQSim

11

## **MQSim**

Accurately models conventional SATA-based SSDs and

modern multi-queue SSDs

- Multi-queue protocols
- Supports steady-state behavior with preconditioning
- Models end-to-endI/O request latency
- Flexible design
  - Modular components
  - Ability to support emerging non-volatile memory (NVM) technologies
- Open-source release: http://github.com/CMU-SAFARI/MQSim
  - Written in C++
  - MIT License



## Support for Multi-Queue Protocols

- Conventional host interface (e.g., SATA)
  - Designed for magnetic hard disk drives: only thousands of IOPS per device
  - OS handles scheduling, fairness control for I/O requests



# Support for Multi-Queue Protocols

- Modern host interface (e.g., NVMe)
  - Takes advantage of SSD throughput: enables millions of IOPS per device
  - Avoids OS intervention: SSD must perform scheduling, ensure fairness



**SSD Device** 

# Complete Model of Request Latency



#### SSD Back End Model

- Three major latency components of the SSD back end
  - Address and command transfer to the memory chip
  - Flash memory read/write execution for different NAND technologies (1-bit, 2-bit and 3-bit per cell)
  - Data transfer to/from memory chips
- Die- and plane-level parallelism and advanced command execution
- Decouples the sizes of read and write operations
  - Page-sized write operations
  - Sub-page read operations

#### SSD Front End Model

- Host-Interface Model
  - NVMe multi-queue (MQ) and SATA native command queue models for a modern SSD
  - Different priority classes for host side request queues as per the NVMe standard specification
- Data Cache Manager
  - DRAM-based cache with Least Recently Used (LRU)
     replacement policy to cache recently accessed data
- FTL Components
  - Address translation unit
  - Garbage collection and wear-leveling unit
  - Transaction scheduling unit
  - Support for multi-flow request processing

### Outline

Internal Components of a Modern SSD

Introduction to MQSIM

Mechanism

Code structure

Configuring MQSim

#### Mechanism

- MQSim is a discrete-event based simulator
- Each operation performed by MQSim is an event (Command/Address transfer, Read data out etc.)
- A red-black (RB) tree maintains the events in the order of their completion times
- Each node of the RB tree has a key which indicates the timestamp to finish and, the value is the callback function
- For example, at time 5, a data transfer event starts, and the event will execute for another 5 time-units. The simulator will insert a node <5 + 5, callback> into the tree
- At each simulation cycle, the simulator will find the node with the smallest time (value), set the timer to that timestamp, execute the callback function
- MQSim supports Real disk traces (e.g., MSR Cambridge Block I/O Traces, YCSB etc.) and Synthetic workloads (generated by the simulation engine)

#### Initialization

- MQSim components (FTL, SSD Device, TSU etc.) are represented as objects and maintained in a map
- The objects in the map are iterated through and corresponding functions are executed
- Each object maintains their own version of setup\_triggers,
   start\_simulation etc.

```
for(std::unordered_map<sim_object_id_type, Sim_Object*>::iterator obj = _ObjectList.begin();
    obj != _ObjectList.end();
    ++obj) {
        if (!obj->second->IsTriggersSetUp()) {
            obj->second->Setup_triggers();
        }
    }
    for (std::unordered_map<sim_object_id_type, Sim_Object*>::iterator obj = _ObjectList.begin();
        obj != _ObjectList.end();
        ++obj) {
            obj->second->Validate_simulation_config();
        }
    for (std::unordered_map<sim_object_id_type, Sim_Object*>::iterator obj = _ObjectList.begin();
        obj != _ObjectList.end();
        ++obj) {
            obj ->second->Start_simulation();
        }
}
```

# Simulation Engine

Engine.cpp/start\_simulation

```
if ( EventList->Count == 0 || stop) {
    break;
EventTreeNode* minNode = EventList->Get min node();
ev = minNode->FirstSimEvent;
sim time = ev->Fire time;
while (ev != NULL) {
    if(!ev->Ignore) {
        ev->Target sim object->Execute simulator event(ev);
    Sim Event* consumed event = ev;
    ev = ev->Next event;
    delete consumed event;
 EventList->Remove(minNode);
```

The callback function is Execute simulator event

## Mechanism of MQSim

 A simulator event is registered using the Register\_sim\_event function

Example: An event is registered for sending the Read command and address

```
if (chipBKE->OngoingDieCMDTransfers.size() == 0) {
    targetChip->StartCMDXfer();
    chipBKE->Status = ChipStatus::CMD_IN;
    chipBKE->Last_transfer_finish_time = Simulator->Time() + suspendTime + target_channel->ReadCommandTime[transaction_list.size()];
    Simulator->Register_sim_event(Simulator->Time() + suspendTime + target_channel->ReadCommandTime[transaction_list.size()], this,
    dieBKE, (int)NVDDR2_SimEventType::READ_CMD_ADDR_TRANSFERRED);
} else {
    dieBKE->DieInterleavedTime = suspendTime + target_channel->ReadCommandTime[transaction_list.size()];
    chipBKE->Last_transfer_finish_time += suspendTime + target_channel->ReadCommandTime[transaction_list.size()];
}
```

### Outline

Internal Components of a Modern SSD

Introduction to MQSIM

Mechanism

Code structure

Configuring MQSim

23

#### Code Structure

- ssdconfig.xml configuration file that contains the preferred SSD configuration
- workload.xml workload definition file
- traces folder in which the trace files have to be placed
- src/sim contains the files related to the simulation engine
- src/nvm\_chip code related to NVM chip.
   Contains files for die, plane, block and page
- src/ssd contains files related to Flash Translation Layer and Transaction Scheduling Unit
- src/host files related to trace and synthetic workloads, PCIe etc.

```
build
Makefile
MOSim
MQSim.exe
MQSim.pdb
MQSim.sln
MQSim.vcxproj
MQSim.vcxproj.filters
MQSim.vcxproj.user
README.md
ssdconfig.xml
traces
workload.xml
 src
     exec
     host
     main.cpp
     nvm chip
     sim
     ssd
     utils
 ssdconfig.xml
     tpcc-small.trace
     wsrch-small.trace
 workload.xml
```

#### Code Structure

- Code flow
  - Host -> Data Cache -> Address Translation Unit -> TSU -> Flash Controller -> NVM\_Chip
- Some important functions:
  - Data Cache Manager: process\_new\_user\_requests()
  - Address Mapping Unit: translate\_lpa\_to\_ppa\_and\_dispatch()
  - Transaction Scheduling Unit: Schedule()
  - Flash Controller: send\_command\_to\_chip()

### Outline

Internal Components of a Modern SSD

Introduction to MQSIM

Mechanism

Code structure

Configuring MQSim

# SSD Configuration File (ssdconfig.xml)

- Host parameters
  - □ **PCIe\_Lane\_Bandwidth:** the PCIe bandwidth per lane in GB/s
  - □ **PCIe\_Lane\_Count:** the number of PCIe lanes
- Device Parameters
  - HostInterface\_Type: the type of host interface. Range = {NVME, SATA}
  - □ **IO\_Queue\_Depth:** the length of the host-side I/O queue.
  - □ **Data\_Cache\_Capacity:** the size of the DRAM data cache in bytes
  - □ **Ideal\_Mapping\_Table:** if mapping is ideal, all the mapping entries are found in the DRAM and there is no need to read mapping entries from flash
  - □ **Transaction\_Scheduling\_Policy:** the transaction scheduling policy that is used in the SSD back end. Range = {OUT\_OF\_ORDER as defined in the Sprinkler (Jung et.al., HPCA 2014), PRIORITY\_OUT\_OF\_ORDER which implements OUT\_OF\_ORDER and NVMe priorities}

# SSD Configuration File (ssdconfig.xml)

#### Device Parameters

- Flash\_Channel\_Count: the number of flash channels in the SSD back end
- Flash\_Channel\_Width: the width of each flash channel in byte
- Channel\_Transfer\_Rate: the transfer rate of flash channels in the SSD back end in MT/s
- Chip\_No\_Per\_Channel: the number of flash chips attached to each channel in the SSD back end

#### NAND Parameters

- Flash\_Technology: Range = {SLC, MLC, TLC}.
- Page read latency for LSB, CSB and MSB pages (in nanoseconds)
- Page program latency (in nanoseconds)
- Block\_Erase\_Latency: erase latency in nanoseconds
- Block\_PE\_Cycles\_Limit: the PE limit of each flash block

# SSD Configuration File (ssdconfig.xml)

#### NAND Parameters

- Die\_No\_Per\_Chip: the number of dies in each flash chip
- Plane\_No\_Per\_Die: the number of planes in each die
- Block\_No\_Per\_Plane: the number of flash blocks in each plane
- Page\_No\_Per\_Block: the number of physical pages in each flash block
- Page\_Capacity: the size of each physical flash page in bytes
- Page\_Metadata\_Capacity: the size of the metadata area of each physical flash page in bytes

29

# Trace-based workload configuration

# Synthetic workload configuration

```
<IO Flow Parameter Set Synthetic>
   <Priority_Class>HIGH</Priority_Class>
    <Device_Level_Data_Caching_Mode>WRITE_CACHE</Device_Level_Data_Caching_Mode>
    <Channel IDs>0,1,2,3,4,5,6,7</Channel IDs>
   <Chip IDs>0,1,2,3</Chip IDs>
   <Die_IDs>0,1</Die_IDs>
   <Plane IDs>0,1</Plane IDs>
    <Initial Occupancy Percentage>75</Initial Occupancy Percentage>
    <Working Set Percentage>50</Working Set Percentage>
    <Synthetic Generator Type>QUEUE DEPTH</Synthetic Generator Type>
   <Read Percentage>100</Read Percentage>
    <Address Distribution>RANDOM UNIFORM</Address Distribution>
   <Percentage of Hot Region>0</percentage of Hot Region>
    <Generated Aligned Addresses>true</Generated Aligned Addresses>
    <Address Alignment Unit>16</Address Alignment Unit>
    <Request Size Distribution>FIXED</Request Size Distribution>
   <Average Request Size>8</Average Request Size>
    <Variance Request Size>0</Variance Request Size>
    <Seed>6533</Seed>
    <Average No of Reqs in Queue>16</Average No of Reqs in Queue>
    <Intensity>32768</Intensity>
    <Stop Time>10000000000
    <Total Requests To Generate>0</Total Requests To Generate>
</IO_Flow_Parameter_Set_Synthetic>
```

# MQSim Output File

```
<Host>
   <Host.IO Flow>
            <Name>Host.IO Flow.Trace.traces/tpcc-small.trace</Name>
            <Request Count>6999</Request Count>
            <Read_Request_Count>4381</Read_Request_Count>
            <Write Request_Count>2618</Write_Request_Count>
            <IOPS>6999.000000</IOPS>
            <IOPS Read>4381.000000</IOPS Read>
            <IOPS Write>2618.000000</IOPS Write>
            <Bytes Transferred>59718656.000000</Bytes Transferred>
            <Bytes Transferred Read>36315136.000000Transferred Read>
            <Bytes_Transferred_Write>23403520.000000</Bytes_Transferred_Write>
            <Bandwidth>59718656.000000
            <Bandwidth Read>36315136.000000</Bandwidth Read>
            <Bandwidth Write>23403520.000000</Bandwidth Write>
            <Device_Response_Time>3458
            <Min_Device_Response_Time>5</Min_Device_Response_Time>
            <Max_Device_Response_Time>18316</max_Device_Response_Time>
            <End to End Request Delay>3458</End to End Request Delay>
            <Min End to End Request_Delay>5</Min_End_to_End_Request_Delay>
            <Max End to End Request Delay>18316</Max End to End Request Delay>
   </Host.IO Flow>
</Host>
```

# MQSim usage

#### Linux

- \$ make
- \$ ./MQSim -i <SSD Configuration File> -w <Workload Definition File>

#### Windows

- Open the MQSim.sln solution file in MS Visual Studio 2017 or later.
- Set the Solution Configuration to Release (it is set to Debug by default).
- Compile the solution.
- Run the generated executable file (e.g., MQSim.exe) either in command line mode or by clicking the MS Visual Studio run button.
   Please specify the paths to the files containing the 1) SSD configurations, and 2) workload definitions.
- \$ MQSim.exe -i <SSD Configuration File> -w <Workload Definition File>

#### **P&S Modern SSDs**

## Introduction to MQSIM

Rakesh Nadig

Dr. Jisung Park

Prof. Onur Mutlu

ETH Zürich

Spring 2022

8<sup>th</sup> April 2022



### BACKUP SLIDES



# High-Performance Steady-State Model

- SSDs should be evaluated in steady state
  - Fresh, out-of-the-box (FOB) device unlikely to perform garbage collection
  - Write cache not warmed up for an FOB device
- Many previous SSD studies incorrectly simulate FOB devices
- Difficult to reach steady state in most simulators
  - Very slow (e.g., SSDSim execution time increases by up to 80x)
  - Widely-used traces aren't large enough for proper warm-up

36

```
Exec/
```

```
yunxin@copper:~/.../src$ tree exec/ -L 1
   Device Parameter Set.cpp
   Device Parameter Set.h
   Execution Parameter Set.cpp
  - Execution Parameter Set.h
   Flash Parameter Set.cpp
   Flash Parameter Set.h
   Host Parameter Set.cpp
   Host Parameter Set.h
   Host System.cpp
   Host System.h
   IO Flow Parameter Set.cpp
   IO Flow Parameter Set.h
   Parameter Set Base.h
   SSD_Device.cpp
   SSD Device.h
```

exec/: most of the files here are easy to read and understand, treat it as a reference book, not something you need to totally understand at a first glance.

## Sim/

- sim/: most of the files here are also easy to read and understand, some simulator related definitions could also appear here in Sim\_Defs.h.
- The most important feature of this subdirectory is implementing the RB tree mentioned above.

38

## Host/

```
yunxin@copper:~/.../src$ ls host/
ASCII Trace Definition.h PCIe Link.cpp
Host Defs.h
                          PCIe Link.h
Host IO Request.h
                          PCIe Message.h
IO Flow Base.cpp
                          PCIe Root Complex.cpp
IO Flow Base.h
                          PCIe Root Complex.h
IO Flow Synthetic.cpp
                          PCIe Switch.cpp
IO Flow Synthetic.h
                          PCIe Switch.h
IO Flow Trace Based.cpp
                          SATA HBA.cpp
IO Flow Trace Based.h
                          SATA HBA.h
```

- host/: Definitions of host related objects.
- IO\_Flow\_\* is used to generate request, can be ignored as of now.
- Note the order: Host -> PCIe\_Root\_Complex -> PCIe\_Link-> PCIe\_Switch

## SSD/

- **ssd/**: This is the place where we simulate a SSD(at the device level, not the flash chip level).
- The most important subfolder you will want to explore
- What does a SSD compose of?

```
SSD_Device(Device_Parameter_Set* parameters, std::vector<I0_Flow_Parameter_Set*>* io_flows);
~SSD_Device();
bool Preconditioning_required;
NVM::NVM_Type Memory_Type;
SSD_Components::Host_Interface_Base *Host_interface;
SSD_Components::Data_Cache_Manager_Base *Cache_manager;
SSD_Components::NVM_Firmware* Firmware;
SSD_Components::NVM_PHY_Base* PHY;
std::vector<SSD_Components::NVM_Channel_Base*> Channels;
void Report_results_in_XML(std::string_name_prefix, Utils::XmlWriter& xmlwriter);
unsigned_int_Get_no_of_LHAs_in_an_NVM_write_unit();
```

40

## SSD/

- What does a SSD compose of?
  - Host\_Interface: interact between the host.
  - Cache\_Manager: manager the cache
  - Firmware: FTL(SSD controller)
    - TSU: Transaction Scheduling Unit
    - Flash\_Block\_Manager
    - Address\_Mapping\_Unit
    - GC\_and\_WL\_unit: unit for garbage collection and wear leveling
  - PHY: channel controller
  - Actual Channels

## NVM\_CHIP/

- Data Structures for hierarchical nvm\_chip such as page, block, die, plane...
- Most are easily to read and understand.

```
yunxin@copper:~/.../src$ tree nvm chip/
nvm chip/
    flash memory
        Block.cpp
        Block.h
        Die.cpp
        Die.h
        Flash_Chip.cpp
        Flash_Chip.h
        Flash Command.h
        FlashTypes.h
        Page.h
        Physical Page Address.cpp
        Physical_Page_Address.h
        Plane.cpp
        Plane.h
    NVM_Chip.h
    NVM Memory Address.h
    NVM Types.h
```

## In summary

- If you want to find definitions, go to exec/ or sim/Sim\_Defs.h or Ssd/Ssd\_Defs.h or Host/Host\_Defs.h
- SSD is composed of the following:
  - → FTL
    - TSU, AMU, GC\_WL, FBM
  - Cache\_Manager
  - Channels
  - Channel Controller
  - + Host\_Interface

## Important workload definitions

- Parameter involved in defining an IO flow
- Trace Based:
  - Channel ID: The ID of channels that the trace used
- Synthetic Workload:
  - Synthetic Generator type: generate the IO flow based on the bandwidth on based on the IO queue depth
  - Address distribution: The distribution of the address the request goes to.
  - Request\_Size\_Distribution: The distribution of the request size it generated
  - Bandwidth: Average bandwidth of the IO requests generated(for the bandwidth mode)
  - Average IO queue depth: Average number of request in the host-side queues(for the IO queue depth mode)

44