# P&S Modern SSDs

Research Session 1:
Data Sanitization and Read-Retry
in Modern NAND Flash-Based SSDs

Dr. Jisung Park
Prof. Onur Mutlu
ETH Zürich
Spring 2022
15 July 2022

#### **Outline**

NAND Flash Basics

Read-Retry in Modern NAND Flash-Based SSDs

 Data Sanitization in Modern NAND Flash-Based SSDs

#### **NAND Flash-Based SSDs**

- A complicated embedded system
  - Multiple cores, HW controllers, DRAM, and NAND flash chips

#### LPDDR DRAM

Metadata store

NAND Flash Chips

Persistent data store

#### **SSD Controller**

- ARM Cores
   Running firmware
- HW Flash Controllers Chip control, ECC



#### Unique characteristics

- Erase-before-write
- Limited endurance
- High error rates
- ...

#### Flash Cell

- Stores data using its threshold voltage (V<sub>TH</sub>) level
  - Dictated by the amount of electrons (i.e., charge) in the cell
  - $\circ$  The more the electrons, the higher the  $V_{TH}$  level



- 1. Can change  $V_{TH}$  (=charge) in a non-volatile manner
  - 2. Encodes bit data with different  $V_{TH}$  ranges

#### Flash Cell Characteristics

• Multi-leveling: A single flash cell can store multiple bits



Retention loss: A cell leaks electrons over time



• Limited lifetime: A cell wears out after P/E cycling



# Page and Block

A number of flash cells operate in parallel

Cells in the same wordline (WL) are concurrently read/programmed



Long latency, but high bandwidth

No overwrite of WLs before erasing the block: Erase-before-write

Block (128 WLs)

Cells in the same block are concurrently erased

## Page and Block

A number of flash cells operate in parallel

Cells in the same wordline (WL) are concurrently read/programmed



| 0   | Page (16 KiB)     |
|-----|-------------------|
| 1   |                   |
| :   | :                 |
| 126 |                   |
| 127 |                   |
|     | Block (127 pages) |

Block (128 WLs)

Cells in the same block are concurrently erased

## Page and Block

A number of flash cells operate in parallel

Cells in the same wordline (WL) are concurrently read/programmed



Block (128 WLs)

Cells in the same block are concurrently erased

#### Share the same cells (WL)

| 0   | Page (16 KiB) |  |
|-----|---------------|--|
| 1   |               |  |
| 2   |               |  |
| 3   |               |  |
| 4   |               |  |
| :   | :             |  |
| 378 |               |  |
| 379 |               |  |
| 380 |               |  |
| 381 |               |  |

Triple-Level Cell (TLC) Block (127 × 3 pages)

## **Pipelined & Adaptive Read-Retry**

# Reducing Solid-State Drive Read Latency by Optimizing Read-Retry

```
Jisung Park<sup>1</sup> Myungsuk Kim<sup>2,3</sup> Myoungjun Chun<sup>2</sup> Lois Orosa<sup>1</sup> Jihong Kim<sup>2</sup> Onur Mutlu<sup>1</sup>

<sup>1</sup>ETH Zürich <sup>2</sup>Seoul National University <sup>3</sup>Kyungpook National University

Switzerland Republic of Korea Republic of Korea
```

The 26th International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS'21)

#### **Problem: Long, Non-Deterministic Latency**



Degrades the quality of service of read-intensive, latency-sensitive applications

#### **Problem: Long, Non-Deterministic Latency**



**Internal Read-Retry Operations** 

#### **Errors in NAND Flash Memory**

NAND flash memory stores data by using cells' V<sub>TH</sub> levels



#### **Errors in NAND Flash Memory**

- Various sources shift and widen programmed  $V_{TH}$  states
  - ° Retention loss, program interference, read disturbance, etc.



#### **Error-Correcting Codes (ECC)**

- Store redundant information (ECC parity)
  - To detect and correct row bit errors



#### **Error-Correcting Codes (ECC)**

- Store redundant information (ECC parity)
  - To detect and correct row bit errors



## **Errors in Modern NAND Flash Memory**

- High row bit-error rates (RBER) in MLC NAND flash memory
  - Narrow margin b/w adjacent V<sub>TH</sub> states



#### **Errors in Modern NAND Flash Memory**

- High row bit-error rates (RBER) in MLC NAND flash memory
  - Narrow margin b/w adjacent V<sub>TH</sub> states

Strong ECC: Corrects ~80 bit errors per 1-KiB data

Not Scalable: Area, power, latency, ...

What if RBER > ECC Capability?



## **Read-Retry Operation**

 $\bullet$  Reads the page again with adjusted  $V_{REF}$  values



#### **Read-Retry Operation**

• Reads the page again with adjusted  $V_{REF}$  values



Read using properly-adjusted V<sub>REF</sub> values

Decreases # of raw bit errors
to be lower than the ECC capability

## Read-Retry: Performance Overhead



#### Read-Retry: Performance Overhead



Read-retry increases the read latency almost linearly with the number of retry steps

#### P&AR<sup>2</sup>: Outline

Read-Retry in Modern NAND Flash-Based SSDs

• PR<sup>2</sup>: Pipelined Read-Retry

• AR<sup>2</sup>: Adaptive Read-Retry

Evaluation Results

# Pipelined Read-Retry (PR<sup>2</sup>): Key Idea



In common cases, multiple (up to 25) retry steps occur

# Pipelined Read-Retry (PR<sup>2</sup>): Key Idea



In common cases, multiple (up to 25) retry steps occur

> Speculatively starts the next retry step

# Pipelined Read-Retry (PR<sup>2</sup>): Key Idea



Removes tDMA & tECC (~30% of each retry step) from the critical path

#### P&AR<sup>2</sup>: Outline

Read-Retry in Modern NAND Flash-Based SSDs

• PR<sup>2</sup>: Pipelined Read-Retry

• AR<sup>2</sup>: Adaptive Read-Retry

Evaluation Results





A large ECC margin in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds

The control in the final retry step when read-retry succeeds are step with the control in the final retry step when read-retry step with the control in the final retry step when read-retry step with the control in the final retry step with the control in the final retry step with the control in the control in the final retry step with the control in the contr



Trading the large ECC margin to reduce tR



Trading the large ECC margin to reduce tR

→ Further reduction in the read-retry latency



AR<sup>2</sup> reduces tR in every retry step



AR<sup>2</sup> reduces tR in every retry step ensuring  $N_{\text{ERR}} < C_{\text{ECC}}$  in the final retry step

#### **Real-Device Characterization**

- 160 real 48-layer TLC NAND flash chips
- Observation 1: A large ECC margin in the final retry step even under worst-case operating conditions
  - At most 40 errors per KiB under 1-year retention time @ 2K program and erase (P/E) cycles
  - Use of near-optimal V<sub>REF</sub> in the final retry step
- Observation 2: A large reliability margin incorporated in read-timing parameters
  - 25% tR reduction → At most 23 additional errors
  - Worst-case-based design due to process variations

AR<sup>2</sup> can easily work in commodity NAND flash chips w/ at least 25% tR reduction

# P&AR<sup>2</sup>: Design

#### SSD Firmware (FTL)

| P/E    | $t_{RET}[days]$ | tR [µs] |
|--------|-----------------|---------|
|        | < 60            | 65      |
| < 250  | •               | •       |
|        | < 360           | 70      |
| :      | :               | •       |
|        | < 60            | 70      |
| < 1.5K | •               | •       |
|        | < 360           | 75      |

Read-timing Parameter Table (Pre-profiled)

*READ* A

Fail

Flash Controller

**ECC** Engine

READ A

Data A

NAND Flash Chip





## P&AR<sup>2</sup>: Design



Best tR for the current operating conditions



☐ tR ☐ tDMA ☐ tECC

## P&AR<sup>2</sup>: Design



# P&AR<sup>2</sup>: Design



**Key Takeaway** 

Strong ECC: to avoid read-retry as much as possible

- → Can provide high reliability margin when read-retry occurs
- → Can be used to reduce the read-retry latency



### P&AR<sup>2</sup>: Outline

Read-Retry in Modern NAND Flash-Based SSDs

• PR<sup>2</sup>: Pipelined Read-Retry

• AR<sup>2</sup>: Adaptive Read-Retry

Evaluation Results

#### **Evaluation Results**

 Simulation using MQSim [Tavakkol+, FAST18] and 12 real-world workloads

- Our proposal improves SSD response time by
  - Up to 51% (35% on average) compared to a high-end SSD w/o read-retry mitigation
  - Up to 32% (17% on average) compared to a state-of-the-art read-retry mitigation technique [Shim+, MICRO19]

### **Outline**

NAND Flash Basics

Read-Retry in Modern NAND Flash-Based SSDs

 Data Sanitization in Modern NAND Flash-Based SSDs

#### **Access Control-Based Data Sanitization**

### Evanesco: Architectural Support for Efficient Data Sanitization in Modern Flash-Based Storage Systems

Myungsuk Kim\* morssola75@davinci.snu.ac.kr Seoul National University Jisung Park\*
jisung.park@inf.ethz.ch
ETH Zürich & Seoul
National University

Geonhee Cho ghcho@davinci.snu.ac.kr Seoul National University Yoona Kim yoonakim@davinci.snu.ac.kr Seoul National University

Lois Orosa lois.orosa@inf.ethz.ch ETH Zürich Onur Mutlu omutlu@gmail.com ETH Zürich

Jihong Kim jihong@davinci.snu.ac.kr Seoul National University

The 25th International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS'20)

<sup>\*</sup>The first two authors contributed equally to this research.

Deleted data can remain in SSDs for indefinite time



Deleted data can remain in SSDs for indefinite time



Deleted data can remain in SSDs for indefinite time



Deleted data can remain in SSDs for indefinite time

Q: When is a page erased?

A: Only in garbage collection= when running out of free pages



## **Data-Recovery Attack**

System requirement: Obsolete data must be inaccessible





- Why not immediately erase an invalid page?
  - Erase unit: a block (> 1,000 pages)



- Why not immediately erase an invalid page?
  - Erase unit: a block (> 1,000 pages)



Immediate block erasure causes prohibitive performance and lifetime overhead

- Scrubbing [Wei+, FAST'11]
  - Reprograms all the flash cells storing an invalid page



- Scrubbing [Wei+, FAST'11]
  - Reprograms all the flash cells storing an invalid page



- Scrubbing [Wei+, FAST'11]
  - Problem1: MLC NAND flash stores multiple pages in a WL



- Scrubbing [Wei+, FAST'11]
  - Problem1: MLC NAND flash stores multiple pages in a WL



Scrubbing in MLC NAND flash memory

→ Destroys other valid pages → Copy overheads

- Scrubbing [Wei+, FAST'11]
  - Problem 1: MLC NAND flash stores multiple pages in a WL
  - Problem 2: Program interference



- Scrubbing [Wei+, FAST'11]
  - Problem 1: MLC NAND flash stores multiple pages in a WL
  - Problem 2: Program interference



- Scrubbing [Wei+, FAST'11]
  - Problem 1: MLC NAND flash stores multiple pages in a WL
  - Problem 2: Program interference



- Scrubbing [Wei+, FAST'11]
  - Problem 1: MLC NAND flash stores multiple pages in a WL
  - Problem 2: Program interference



Existing solutions incur performance, lifetime, and reliability problems in modern NAND flash memory

#### **Evanesco: Outline**

Data Remanace in NAND Flash-Based SSDs

Evanesco: Access Control-Based Sanitization

Evaluation Results

#### **Our Solution: Evanesco**

- Allows a NAND flash chip to be aware of data validity
  - On-chip access control to avoid access to invalid data
  - Low overhead: No copy operations
  - High reliability: No program interference
- Two new NAND commands: pageLock and blockLock



## **Evanesco: Requirements**

- Keep access-permission flags in a non-volatile manner
- Access-control logic inside a NAND flash chip
- Minimal area overhead -> High chip densitity is paramount



• On-chip access-permission flags: Spare cells in each WL



On-chip access-permission flags: Spare cells in each WL



• On-chip access-permission flags: Spare cells in each WL



• On-chip access-permission flags: Spare cells in each WL



- On-chip access-permission flags: Spare cells in each WL
- On-chip access control logic: Small changes to data path



- On-chip access-permision flags: Spare cells in each WL
- On-chip access control logic: Small changes to data path



- On-chip access-permision flags: Spare cells in each WL
- On-chip access control logic: Small changes to data path`



#### **Real-Device Characterization**

- Using 160 real 48-layer TLC NAND flash chips
- No reliability degradation for stored data
- $tPLOCK = 100 \mu s$ ,  $tBLOCK = 300 \mu s$

Evanesco: No copy operation, no reliability issues w/ minimal changes to NAND flash chip designs

But the performance overhead is not negligible

### SecureSSD: System-Level Optimization

- To minimize the performance overhead of data sanitization
  - Issues pLock and bLock commands depending on the status of the target block



### SecureSSD: System-Level Optimization

- To minimize the performance overhead of data sanitization
  - Issues pLock and bLock commands depending on the status of the target block
  - Cross-layer interactions for selective data sanitization



### **Evanesco: Outline**

Data Remanace in NAND Flash-Based SSDs

Evanesco: Access Control-Based Sanitization

Evaluation Results

### **Results: Performance**



Evanesco significantly reduces performance overhead of data sanitization (11% slowdown at most)

### **Results: Lifetime**



Write Amplification Factor  $(WAF) = \frac{\# of \ physical \ pages \ written \ by \ the \ SSD}{\# of \ logical \ pages \ written \ by \ the \ host \ system}$ 

No additional copy for data sanitization

No lifetime overhead

## **Summary of Contribution**

- Problem1: Long, non-deterministic SSD read latency
  - Due to essential reliability management (read-retry)
  - Performance degradation of data-intensive applications
- Our solution: Pipelined & adaptive read-retry
  - Leveraging device characteristics and ECC margin

  - Reducing read-retry latency
    asy to combine with other optimizations
- Problem2: Data remanence in NAND flash-based SSDs
  - Obsolete data remains intact in SSDs for an indefinite time
  - Physical data destrubtion: prohibitive performance overheads
- Our solution: Access control-based data sanitization
  - Avoids transfer of obsolete data from NAND flash chips
  - Minimal performance and reliability overheads

# P&S Modern SSDs

Research Session 1:
Data Sanitization and Read-Retry
in Modern NAND Flash-Based SSDs

Dr. Jisung Park Prof. Onur Mutlu

> ETH Zürich Spring 2022 15 July 2022