# DRAFT INTERNATIONAL STANDARD ISO/DIS 11898-2

ISO/TC 22/SC 31 Secretariat: DIN

Voting begins on: Voting terminates on:

2015-12-17 2016-03-16

## Road vehicles — Controller area network (CAN) —

### Part 2:

## High-speed medium access unit

Véhicules routiers — Gestionnaire de réseau de communication (CAN) — Partie 2: Unité d'accès au support à haute vitesse

ICS: 43.040.15

THIS DOCUMENT IS A DRAFT CIRCULATED FOR COMMENT AND APPROVAL. IT IS THEREFORE SUBJECT TO CHANGE AND MAY NOT BE REFERRED TO AS AN INTERNATIONAL STANDARD UNTIL PUBLISHED AS SUCH.

IN ADDITION TO THEIR EVALUATION AS BEING ACCEPTABLE FOR INDUSTRIAL, TECHNOLOGICAL, COMMERCIAL AND USER PURPOSES, DRAFT INTERNATIONAL STANDARDS MAY ON OCCASION HAVE TO BE CONSIDERED IN THE LIGHT OF THEIR POTENTIAL TO BECOME STANDARDS TO WHICH REFERENCE MAY BE MADE IN NATIONAL REGULATIONS.

RECIPIENTS OF THIS DRAFT ARE INVITED TO SUBMIT, WITH THEIR COMMENTS, NOTIFICATION OF ANY RELEVANT PATENT RIGHTS OF WHICH THEY ARE AWARE AND TO



Reference number ISO/DIS 11898-2:2015(E)



#### COPYRIGHT PROTECTED DOCUMENT

 $\, @ \,$  ISO 2015, Published in Switzerland

All rights reserved. Unless otherwise specified, no part of this publication may be reproduced or utilized otherwise in any form or by any means, electronic or mechanical, including photocopying, or posting on the internet or an intranet, without prior written permission. Permission can be requested from either ISO at the address below or ISO's member body in the country of the requester.

ISO copyright office Ch. de Blandonnet 8 • CP 401 CH-1214 Vernier, Geneva, Switzerland Tel. +41 22 749 01 11 Fax +41 22 749 09 47 copyright@iso.org www.iso.org

| Coı   | ntent     | S                                                                                | Page |
|-------|-----------|----------------------------------------------------------------------------------|------|
| Fore  | word      |                                                                                  | iv   |
| Intro | oductio   | n                                                                                | v    |
| 1     | Scope     | e                                                                                | 1    |
| 2     | Norm      | native references                                                                |      |
| 3     | Term      | s and definitions                                                                |      |
| 4     | Symb      | ools and abbreviated terms                                                       | 2    |
| 5     | Func      | tional description of the HS-PMA                                                 | 2    |
|       | 5.1       | General                                                                          | 2    |
|       | 5.2       | HS-PMA test circuit                                                              |      |
|       | 5.3       | Transmitter characteristics                                                      |      |
|       | 5.4       | Receiver characteristics                                                         |      |
|       | 5.5       | Receiver input resistance                                                        |      |
|       | 5.6       | Transmitter and receiver timing behaviour                                        |      |
|       | 5.7       | Maximum ratings of V <sub>CAN_H</sub> , V <sub>CAN_L</sub> and V <sub>Diff</sub> | 10   |
|       | 5.8       | Maximum leakage currents of CAN_H and CAN_L                                      |      |
|       | 5.9       | Wake-up from low-power mode                                                      |      |
|       |           | 5.9.1 Overview                                                                   |      |
|       |           | 5.9.2 Basic wake-up<br>5.9.3 Wake-up pattern wake-up                             |      |
|       |           | 5.9.3 Wake-up pattern wake-up Selective wake-up                                  |      |
|       | 5.10      | Bus biasing                                                                      |      |
|       | 5.10      | 5.10.1 Overview                                                                  |      |
|       |           | 5.10.2 Normal biasing                                                            |      |
|       |           | 5.10.3 Automatic voltage biasing.                                                |      |
| 6     | Confo     | ormance                                                                          | 20   |
| Anno  | ex A (inf | formative) ECU and network design                                                | 21   |

#### **Foreword**

ISO (the International Organization for Standardization) is a worldwide federation of national standards bodies (ISO member bodies). The work of preparing International Standards is normally carried out through ISO technical committees. Each member body interested in a subject, for which a technical committee has been established has the right to be represented on that committee. International organizations, governmental and non-governmental, in liaison with ISO, also take part in the work. ISO collaborates closely with the International Electrotechnical Commission (IEC) on all matters of electrotechnical standardization.

International Standards are drafted in accordance with the rules given in the ISO/IEC Directives, Part 2.

The main task of technical committees is to prepare International Standards. Draft International Standards adopted by the technical committees are circulated to the member bodies for voting. Publication as an International Standard requires approval by at least 75 % of the member bodies casting a vote.

Attention is drawn to the possibility that some of the elements of this document may be the subject of patent rights. ISO shall not be held responsible for identifying any or all such patent rights.

ISO 11898-2 was prepared by Technical Committee ISO/TC 22, *Road vehicles*, Subcommittee SC 31, *Data communication*.

ISO 11898 consists of the following parts, under the general title *Road vehicles — Controller area network (CAN)*:

- Part 1: Data link layer and physical signalling
- Part 2: High-speed medium access unit
- Part 3: Low-speed fault tolerant physical medium attachment
- Part 4: Time-triggered communication

#### Introduction

ISO 11898 was first published as one document in 1993. It covered the CAN data link layer as well as the high-speed physical layer. In the reviewed and restructured ISO 11898- series parts 1 and 4 defined the CAN protocol and time-triggered CAN (TTCAN) while the parts 2, 5 and 6 defined the high-speed physical layer, and part 3 defined the low-speed fault tolerant physical layer.

ISO 11898-2:2003, ISO 11898-5:2007 and ISO 11898-6:2013 have been withdrawn and replaced by this version of ISO 11898-2.

Figure 1 shows the relation of the OSI (Open System Interconnection) layers and its sub-layers to the ISO 11898 part 1 and part 2 as well as part 3.



Figure 1 — Overview of ISO 11898 specification series

The International Organization for Standardization (ISO) [and/or] International Electro-technical Commission (IEC) draws attention to the fact that it is claimed that compliance with this document may involve the use of a patent concerning the selective wake-up function given in 5.9.4.

ISO [and/or] IEC take[s] no position concerning the evidence, validity and scope of this patent right.

The holder of this patent right has assured the ISO [and/or] IEC that he/she is willing to negotiate licenses under reasonable and non-discriminatory terms and conditions with applicants throughout

#### ISO/DIS 11898-2:2015(E)

the world. In this respect, the statement of the holder of this patent right is registered with ISO [and/or] IEC. Information may be obtained from:

Audi AGElmos Semiconductor AGRenesas Electronics Europe GmbHAugust-Horch-Str.Heinrich-Hertz-Str. 1Arcadiastr. 1085045 Ingolstadt44227 Dortmund40472 DüsseldorfGermanyGermanyGermany

BMW GroupFreescale Semiconductor Inc.Robert Bosch GmbHKnorrstr. 147Schatzbogen 7PO Box 30 02 2080788 München81829 München70442 StuttgartGermanyGermanyGermany

Continental Teves AG & Co. oHG
Guerickestr. 7

60488 Frankfurt am Main
Germany

General Motors Corp.

30001 VanDyke, Bldg 2-10

Warren, MI 48090-9020

United States of America

STMicroelectronics Application

GmbH

Bahnhofstrasse 18

85609 Aschheim Dornach

Germany

Denso Japan Corp. NXP BV Volkswagen AG
1-1, Showa-cho, Kariya-shi High Tech Campus 60 PO Box 011/1770
Aichi-ken 448-8661 5656 AG Eindhoven 38436 Wolfsburg
Japan The Netherlands Germany

Attention is drawn to the possibility that some of the elements of this document may be the subject of patent rights other than those identified above. ISO [and/or] IEC shall not be held responsible for identifying any or all such patent rights. ISO (www.iso.org/patents) and IEC (http://patents.iec.ch) maintain on-line databases of patents relevant to their standards. Users are encouraged to consult the databases for the most up to date information concerning patents.

## Road vehicles — Controller area network (CAN) —

#### Part 2:

## High-speed medium access unit

#### 1 Scope

This part of ISO 11898 specifies the high-speed physical media attachment (HS-PMA) of the controller area network (CAN) a serial communication protocol that supports distributed real-time control and multiplexing for use within road vehicles. This includes HS-PMAs without and with low-power capability as well as with selective wake-up functionality. The physical media dependant sub-layer is not in the scope of this part.

#### 2 Normative references

The following documents, in whole or in part, are normatively referenced in this part and are indispensable for its application. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

ISO/IEC 7498-1:1994, Information technology — Open Systems Interconnection — Basic Reference Model: The Basic Model — Part 1

ISO 11898-1:2015, Road vehicles — Controller area network (CAN) — Part 1: Data link layer and physical signalling

ISO 16845-2:2014, Road vehicles — Controller area network (CAN) conformance test plan — Part 2: High-speed medium access unit with selective wake-up functionality

#### 3 Terms and definitions

For the purpose of this document, the terms and definitions given in ISO 11898-1 and the following apply. See figure A.1 in Annex A for a visualization of the definitions.

#### 3.1

#### attachment unit interface (AUI)

The attachment unit interface is the interface between the PCS that is specified in part 1 of ISO 11898 and the PMA that is specified in this of ISO 11898.

#### 3.2

#### ground (GND)

electrical signal ground

#### 3.3

#### medium attachment unit (MAU)

unit that comprises the physical media attachment and the media dependent interface

#### 3.4

#### media dependent interface (MDI)

interface that ensures proper signal transfer between the media and the physical media attachment

#### 3.5

#### physical coding sublayer (PCS)

sub-layer that performing bit encoding/decoding and synchronization

#### ISO/DIS 11898-2:2015(E)

#### 3 6

#### physical media attachment (PMA)

sub-layer that converts physical signals into logical signals and vice versa

#### 3.7

#### transceiver

implementation that comprises one or more physical media attachments

#### 4 Symbols and abbreviated terms

For the purpose of this part, the symbols and abbreviated terms given in ISO 11898-1 and the following apply. Some of these abbreviations are also defined in ISO 11898-1. If the definition of the term here is different from the definition in ISO 11898-1, this definition applies.

AUI attachment unit interface

EMC electro-magnetic compatibility

ESD electro static discharge

GND ground

HS-PMA high-speed PMA

MAU medium attachment unit

MDI media dependent interface

PCS Physical coding sub-layer

PMA physical media attachment

PMD physical media dependent

WUF wake-up frame

WUP wake-up pattern

#### 5 Functional description of the HS-PMA

#### 5.1 General

The HS-PMA comprises one transmitter and one receiving entity. It shall be able to bias the connected physical media – an electric two-wire cable – relative to a common ground. The transmitter entity shall drive a differential voltage between the CAN\_H and CAN\_L signals to signal a logical 0 (dominant) respectively a logical 1 (recessive) to be received by other nodes connected to the very same media. These two-signals are the interface to the physical media dependent sub-layer.

The HS-PMA shall provide an AUI to the physical coding sub-layer as specified in ISO 11898-1. It comprises the TXD and RXD signals as well as the GND signal. The TXD signal receives from the physical coding sub-layer the bit-stream to be transmitted on the MDI. The RXD signal transmits to the physical coding sub-layer the bit-stream received from the MDI.

Implementations that comprise one or more HS-PMAs shall at least support the "normal" mode of operation. Optionally, a "low-power mode" may be implemented.

Some of the items specified in the following depend on the operation mode of the (part of the) implementation, in which the HS-PMA is included.

Table 1 shows the possible combinations of HS-PMA operational modes and expected behaviour.

Table 1 — HS-PMA operating modes and expected behaviour

| Operating mode                                            | Bus biasing behaviour            | Transmitter behaviour  |  |  |  |  |
|-----------------------------------------------------------|----------------------------------|------------------------|--|--|--|--|
| Normal                                                    | Bus biasing active               | Dominant or recessivea |  |  |  |  |
| Low-power                                                 | Bus biasing active or inactive a | Recessive              |  |  |  |  |
| Depends on input conditions as described in this document |                                  |                        |  |  |  |  |

All parameters given in this clause of this part shall be fulfilled throughout the operating temperature range and supply voltage range (if not explicitly specified for unpowered) as specified individually for every HS-PMA implementation.

#### 5.2 HS-PMA test circuit

The outputs of the HS-PMA implementation to the CAN signals are called CAN\_H and CAN\_L, TXD is the transmit data input and RXD the receive data output. Figure 2 shows the external circuit that defines the measurement conditions for all required voltage and current parameters.  $R_L$  represents the effective resistive load (bus load) for a HS-PMA implementation, when used in a network and  $C_1$  represents an optional split-termination capacitor. The values of  $R_L$  and  $C_1$  vary for different parameters that the PMA implementation needs to meet and are given as condition in the following tables.



#### Key

 $V_{Diff}$ : Differential voltage between CAN\_H and CAN\_L wires

 $V_{CAN\_H}$ : Single ended voltage on CAN\_H wire  $V_{CAN\_L}$ : Single ended voltage on CAN\_L wire

C<sub>RXD</sub>: Capacitive load on RXD

Figure 2 — HS-PMA test circuit

#### 5.3 Transmitter characteristics

This section specifies the transmitter characteristics of a single HS-PMA implementation under the conditions as depicted in Figure 2; so no other HS-PMA implementations connected to the media. The behaviour of a HS-PMA implementation connected to other HS-PMAs is out of scope in this sub-section. Refer to section A.2 for consideration when multiple HS-PMAs are connected to the same media. The voltages and currents that are required on the CAN\_L and CAN\_H signals are specified in Table 2 to Table 6. Table 2 specifies the output characteristics during dominant state.

Figure 3 illustrates the voltage range for the dominant state.

Table 2 — HS-PMA dominant output characteristics

| Parameter                                                       | Notation            | Value |                | Condition |                        |
|-----------------------------------------------------------------|---------------------|-------|----------------|-----------|------------------------|
|                                                                 |                     | Min   | Nom            | Max       |                        |
|                                                                 |                     | V     | V              | V         |                        |
| Single ended voltage on CAN_H                                   | V <sub>CAN_H</sub>  | +2,75 | +3,5           | +4,5      | R <sub>L</sub> = 50 65 |
| Single ended voltage on CAN_L                                   | V <sub>CAN_L</sub>  | +0,5  | +1,5           | +2,25     | R <sub>L</sub> = 50 65 |
| Differential voltage on normal bus load                         | $V_{Diff}$          | +1,5  | +2,0           | +3,0      | R <sub>L</sub> = 50 65 |
| Differential voltage on effective resistance during arbitration | $V_{Diff}$          | +1,5  | Not<br>defined | +5,0      | $R_L = 2240$           |
| Optional:<br>Differential voltage on extended bus load<br>range | $V_{\mathrm{Diff}}$ | +1,4  | +2,0           | +3,3      | R <sub>L</sub> = 45 70 |

All requirements in this table apply concurrently. Therefore, not all combinations of  $V_{CAN\_H}$  and  $V_{CAN\_L}$  are compliant with the defined differential voltage (see Figure 3).

(only one HS-PMA present)

Measurement setup according to Figure 2

R<sub>L</sub>: see "Condition" - column above

 $C_1 = 0$  pF (not present)  $C_2 = 0$  pF (not present)

 $C_{RXD} = 0$  pF (not present)



#### Key

 $V_{Diff}$ : differential voltage between CAN\_H and CAN\_L wires

 $V_{CAN\_H}$ : single ended voltage on CAN\_H wire  $V_{CAN\_L}$ : single ended voltage on CAN\_L wire

Figure 3 — Voltage range of  $V_{CAN\_H}$  during dominant state of CAN node, when  $V_{CAN\_L}$  varies from minimum to maximum voltage level (50  $\Omega$ ...65  $\Omega$  bus load condition)

In order to achieve a level of RF emission that is acceptably low, the transmitter shall meet the driver signal symmetry as required by Table 3.

Table 3 — HS-PMA driver symmetry

| Parameter                    | Notation | Value |      |      |
|------------------------------|----------|-------|------|------|
|                              |          | Min   | Nom  | Max  |
| Driver symmetry <sup>a</sup> | VSYM     | +0,9  | +1,0 | +1,1 |

 $V_{SYM} = (V_{CAN\ H} + V_{CAN\ L}) / V_{CC}$ , with  $V_{CC}$  being the supply voltage of the transmitter.

 $V_{SYM}$  shall be observed during dominant and recessive state and also during the transition from dominant to recessive and vice versa, while TXD is stimulated by a square wave signal with a frequency that corresponds to the highest bit rate for which the HS-PMA implementation is intended, however, at most 1 MHz (2 Mbit/s) (HS-PMA in normal mode).

Measurement setup according to Figure 2

 $R_L = 60$  (tolerance  $\leq \pm 1$  %)

 $C_1 = 4.7 \text{ nF (tolerance } \leq \pm 5 \%)$ 

 $C_2 = 0 pF (not present)$ 

 $C_{RXD} = 0 pF (not present)$ 

The maximum output current of the transmitter shall be limited according to Table 4.

Table 4 — Maximum HS-PMA driver output current

| Parameter                 | Notation           | Value       |     | Condition                                                       |
|---------------------------|--------------------|-------------|-----|-----------------------------------------------------------------|
|                           |                    | Min         | Max |                                                                 |
|                           |                    | mA          | mA  |                                                                 |
| Absolute current on CAN_H | I <sub>CAN_H</sub> | not defined | 115 | $-3 \text{ V} \leq \text{V}_{\text{CAN\_H}} \leq +18 \text{ V}$ |
| Absolute current on CAN_L | I <sub>CAN_L</sub> | not defined | 115 | $-3 \text{ V} \le \text{V}_{\text{CAN\_L}} \le +18 \text{ V}$   |

Measurement setup according to Figure 2 with either  $V_{CAN\_H}$  or  $V_{CAN\_L}$  enforced to voltage levels as mentioned in the conditions by connection to an external voltage source, while the HS-PMA is driving the output dominant. The absolute maximum value does not care about the direction in that the current flows.

 $R_L > 10^{10}$  (not present)

 $C_1 = 0$  pF (not present)

 $C_2 = 0$  pF (not present)

 $C_{RXD} = 0$  pF (not present)

NOTE It is expected that the implementation does not stop driving its output dominant when the voltages on CAN\_H and CAN\_L are outside the limits mentioned in Table 8.

Table 5 specifies the recessive output characteristics, when bus biasing is active.

Table 5 — HS-PMA recessive output characteristics, bus biasing active

| Parameter                            | Notation           | Value |      |       |
|--------------------------------------|--------------------|-------|------|-------|
|                                      |                    | Min   | Nom  | Max   |
|                                      |                    | V     | V    | V     |
| Single ended output voltage on CAN_H | V <sub>CAN_H</sub> | +2,0  | +2,5 | +3,0  |
| Single ended output voltage on CAN_L | V <sub>CAN_L</sub> | +2,0  | +2,5 | +3,0  |
| Differential output voltage          | V <sub>Diff</sub>  | -0,5  | 0    | +0,05 |

Table 5 (continued)

| Parameter | Notation | Value |     |     |
|-----------|----------|-------|-----|-----|
|           |          | Min   | Nom | Max |
|           |          | V     | V   | V   |

All requirements in this table apply concurrently. Therefore, not all combinations of  $V_{CAN\_H}$  and  $V_{CAN\_L}$  are compliant with the defined differential output voltage.

Measurement setup according to Figure 2

 $R_L > 10^{10}$  (not present)

 $C_1 = 0$  pF (not present)

 $C_2 = 0$  pF (not present)

 $C_{RXD} = 0$  pF (not present)

Table 6 specifies the recessive output characteristics, when bus biasing is inactive.

Table 6 — HS-PMA recessive output characteristics, bus biasing inactive

| Parameter                            | Notation           | Value |     |      |
|--------------------------------------|--------------------|-------|-----|------|
|                                      |                    | Min   | Nom | Max  |
|                                      |                    | V     | V   | V    |
| Single ended output voltage on CAN_H | V <sub>CAN_H</sub> | -0,1  | 0   | +0,1 |
| Single ended output voltage on CAN_L | V <sub>CAN_L</sub> | -0,1  | 0   | +0,1 |
| Differential output voltage          | V <sub>Diff</sub>  | -0,2  | 0   | +0,2 |

See <u>5.10</u>, Bus biasing, to determine when bias shall be inactive.

Measurement setup according to Figure 2

 $R_L > 10^{10}$  (not present)

 $C_1 = 0 \text{ pF (not present)}$ 

 $C_2 = 0$  pF (not present)

 $C_{RXD} = 0$  pF (not present)

The implementation of a HS-PMA may limit the duration of dominant transmission in order not to prevent other CAN nodes from communication when the TXD input is permanently asserted. The HS-PMA implementation should implement a timeout within the limits specified in Table 7.

Table 7 — Optional HS-PMA transmit dominant timeout

| Parameter                        | Notation         | Value |      |  |
|----------------------------------|------------------|-------|------|--|
|                                  |                  | Min   | Max  |  |
|                                  |                  | ms    | ms   |  |
| Transmit dominant timeout, long  | t <sub>dom</sub> | 0,8   | 10,0 |  |
| Transmit dominant timeout, short | t <sub>dom</sub> | 0,3   | 5,0  |  |

NOTE There is a relation between the  $t_{dom}$  minimum value and the minimum bit rate. A  $t_{dom}$  minimum value of 0,8 ms accommodates 17 consecutive dominant bits at bit rates greater than or equal to 21,6 kbit/s and 36 consecutive dominant bits at bit rates greater than or equal to 45,8 kbit/s. The value 17 reflects PMA implementation attempts to send a dominant bit and every time sees a recessive level at the receive data input. The value 36 reflects six consecutive error frames when there is a bit error in the last bit of the first five attempts.

#### 5.4 Receiver characteristics

The receiver uses the transmitter output signals CAN\_H and CAN\_L as differential input. Figure 2 shows the definition of the voltages at the connections of the HS-PMA's implementation.

When the HS-PMA implementation is in its low-power mode and bus biasing is active, then the recessive and dominant state differential input voltage ranges according to Table 8 apply.

Table 8 — HS-PMA static receiver input characteristics, bus biasing active

| Parameter                                                     | Notation            | Value |      | Condition                                                                                                                  |
|---------------------------------------------------------------|---------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------|
|                                                               |                     | Min   | Max  |                                                                                                                            |
|                                                               |                     | V     | V    |                                                                                                                            |
| Recessive state differential input voltage range <sup>a</sup> | $V_{\mathrm{Diff}}$ | -3,0  | +0,5 | $-12.0 \text{ V} \le V_{\text{CAN\_L}} \le +12.0 \text{ V}$<br>$-12.0 \text{ V} \le V_{\text{CAN\_H}} \le +12.0 \text{ V}$ |
| Dominant state differential input voltage range               | $V_{\mathrm{Diff}}$ | +0,9  | +8,0 | $-12.0 \text{ V} \le V_{\text{CAN\_L}} \le +12.0 \text{ V}$<br>$-12.0 \text{ V} \le V_{\text{CAN\_H}} \le +12.0 \text{ V}$ |

Measurement setup according Figure 2.

V<sub>CAN</sub> L, V<sub>CAN</sub> H according to Table 9.

 $R_L > 10^{10}$  (not present)

 $C_1 = 0$  pF (not present)

 $C_2 = 0$  pF (not present)

 $C_{RXD} = 0 pF (not present)$ 

Note: A negative differential voltage may temporarily occur when the HS-PMA is connected to a media in that common mode chokes and/or unterminated stubs are present. The maximum positive differential voltage may temporarily occur when the HS-PMA is connected to a media while more than one HS-PMA is sending dominant and concurrently a ground shift between the sending HS-PMAs is present.

When the HS-PMA implementation is in its low-power mode and bus biasing is inactive, then the recessive e and dominant state differential input voltage ranges according to Table 9 apply.

Table 9 — HS-PMA static receiver input characteristics, bus biasing inactive

| Parameter                                        | Notation            | Value |      | Condition                                                                                                                                |
|--------------------------------------------------|---------------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------|
|                                                  |                     | Min   | Max  |                                                                                                                                          |
|                                                  |                     | V     | V    |                                                                                                                                          |
| Recessive state differential input voltage range | $V_{\mathrm{Diff}}$ | -3,0  | +0,4 | $-12.0 \text{ V} \le \text{V}_{\text{CAN\_L}} \le +12.0 \text{ V}$<br>$-12.0 \text{ V} \le \text{V}_{\text{CAN\_H}} \le +12.0 \text{ V}$ |
| Dominant state differential input voltage range  | $V_{\mathrm{Diff}}$ | +1,15 | +8,0 | $-12.0 \text{ V} \le \text{V}_{\text{CAN\_L}} \le +12.0 \text{ V}$<br>$-12.0 \text{ V} \le \text{V}_{\text{CAN\_H}} \le +12.0 \text{ V}$ |

Measurement setup according Figure 2

 $R_L > 10^{10}$  (not present)

 $C_1 = 0$  pF (not present)

 $C_2 = 0$  pF (not present)

 $C_{RXD} = 0 pF$ (not present)

Note: A negative differential voltage may temporarily occur when the HS-PMA is connected to a media in that common mode chokes and/or unterminated stubs are present. The maximum positive differential voltage may temporarily occur when the HS-PMA is connected to a media while more than one HS-PMA is sending dominant and concurrently a ground shift between the sending HS-PMAs is present.

#### 5.5 Receiver input resistance

The implementation of a HS-PMA shall have an input resistance according to Table 10. Furthermore the internal resistance shall meet the requirement given in Table 11. Figure 4 shows an equivalent circuit diagram:



Figure 4 — Illustration of HS-PMA internal differential input resistance

Table 10 — HS-PMA receiver input resistance

| Parameter                            | Notation                                   | Value |     |  |
|--------------------------------------|--------------------------------------------|-------|-----|--|
|                                      |                                            | Min   | Max |  |
|                                      |                                            | k     | k   |  |
| Differential internal resistance     | R <sub>Diff</sub>                          | 12    | 100 |  |
| Single ended internal resistance     | R <sub>CAN_H</sub> ,<br>R <sub>CAN_L</sub> | 6     | 50  |  |
| $R_{Diff} = R_{CAN\_H} + R_{CAN\_L}$ |                                            |       |     |  |

Table 11 — HS-PMA receiver input resistance matching

| Parameter                                                                                               | Notation | Value |       |  |
|---------------------------------------------------------------------------------------------------------|----------|-------|-------|--|
|                                                                                                         |          | Min   | Max   |  |
| Matching <sup>a</sup> of internal resistance                                                            | $m_R$    | -0,03 | +0,03 |  |
| a The matching shall be calculated as $m_R$ = 2 x (R_{CAN\_H} - R_{CAN\_L}) / (R_{CAN\_H} + R_{CAN\_L}) |          |       |       |  |

#### 5.6 Transmitter and receiver timing behaviour

The timing is defined under consideration of the test circuit that is shown in Figure 2. The parameters are given in Table 12, Table 13 and Table 14 shall be measured at the RXD output and TXD input of the HS-PMA implementation as well as on the differential voltage between CAN\_H and CAN\_L.

Figure 5 shows how to measure the timing in the signal traces.



#### Key

 $t_{Bit(TXD)} = 1000$  ns if the implementation of the HSPMA supports bit rates of up to 1 Mbit/s

 $t_{Bit(TXD)}$  = 500 ns if the implementation of the HS PMA supports bit rates of up to 2 Mbit/s

 $t_{Bit(TXD)}$  = 200 ns if the implementation of the HS PMA supports bit rates of up to 5 Mbit/s

Figure 5 — HS-PMA implementation timing diagram

Table 12 — HS-PMA implementation loop delay requirement

| Parameter               | Notation   | Valu        | e   |
|-------------------------|------------|-------------|-----|
|                         |            | Min         | Max |
|                         |            | ns          | ns  |
| Loop delay <sup>a</sup> | $t_{Loop}$ | not defined | 255 |

<sup>&</sup>lt;sup>a</sup> Time span from signal edge on TXD input to next signal edge with same polarity on RXD output, the maximum of delay of both signal edges is to be considered.

Measurement setup according to Figure 2:

 $R_L = 60 \Omega \text{ (tolerance } \leq \pm 1 \text{ \%)}$ 

 $C_1 = 0$  pF (not present)

 $C_2 = 100 \text{ pF (tolerance} \le \pm 1 \%)$ 

 $C_{RXD} = 15 \text{ pF (tolerance } \leq \pm 1 \text{ \%)}$ 

Measurement according to Figure 5:

The input signal on TXD shall have rise- and fall times (10 % / 90 %) of less than 10 ns.

Note: Limits for  $t_{Bit(Bus)}$  and  $t_{Bit(RXD)}$  are not defined for intended use with bit rates up to 1 Mbit/s.

Table 13 — Optional HS-PMA implementation data signal timing requirements for use with bit rates above 1 Mbit/s and up to 2 Mbit/s

| Parameter                                  | Notation              | Value |     |
|--------------------------------------------|-----------------------|-------|-----|
|                                            |                       | Min   | Max |
|                                            |                       | ns    | ns  |
| Transmitted recessive bit width @ 2 Mbit/s | t <sub>Bit(Bus)</sub> | 435   | 530 |
| Received recessive bit width @ 2 Mbit/s    | t <sub>Bit(RXD)</sub> | 400   | 550 |
| Receiver timing symmetry @ 2 Mbit/s        | $\Delta t_{Rec}^{a}$  | -65   | +40 |

All requirements in this table apply concurrently. Therefore, not all combinations of  $t_{Bit(Bus)}$  and  $\Delta t_{Rec}$  compliant with  $t_{Bit(RXD)}$ .

a  $\Delta t_{Rec} = t_{Bit(RXD)} - t_{Bit(Bus)}$ 

Measurement setup according to Figure 2:

 $R_L = 60 \Omega \text{ (tolerance } \leq \pm 1 \text{ \%)}$ 

 $C_1 = 0 pF$ (not present)

 $C_2 = 100 \text{ pF (tolerance } \leq \pm 1 \%)$ 

 $C_{RXD} = 15 \text{ pF (tolerance } \leq \pm 1 \%)$ 

Measurement according to Figure 5:

The input signal on TXD shall have rise- and fall times (10 % / 90 %) of less than 10 ns.

Note: Limits for  $t_{Bit(Bus)}$  and  $t_{Bit(RXD)}$  are not defined for intended use with bit rates up to 1 Mbit/s.

Table 14 — Optional HS-PMA implementation data signal timing requirements for use with bit rates above 2 Mbit/s and up to 5 Mbit/s

| Parameter                                            | Notation              | Value |     |
|------------------------------------------------------|-----------------------|-------|-----|
|                                                      |                       | Min   | Max |
|                                                      |                       | ns    | ns  |
| Transmitted recessive bit width @ 5 Mbit/s, intended | t <sub>Bit(Bus)</sub> | 155   | 210 |
| Received recessive bit width @ 5 Mbit/s              | t <sub>Bit(RXD)</sub> | 120   | 220 |
| Receiver timing symmetry, @ 5 Mbit/s                 | $\Delta t_{Rec}^{a}$  | -45   | +15 |

All requirements in this table apply concurrently. Therefore, not all combinations of  $t_{Bit(Bus)}$  and  $\Delta t_{Rec}$  compliant with  $t_{Bit(RXD)}$ .

 $\Delta t_{Rec} = t_{Bit(RXD)} - t_{Bit(Bus)}$ 

Measurement setup according to Figure 2:

 $R_L = 60 \Omega$  (tolerance  $\leq \pm 1 \%$ )

 $C_1 = 0 pF \text{ (not present)}$ 

 $C_2 = 100 \text{ pF (tolerance } \leq \pm 1 \%)$ 

 $C_{RXD} = 15 \text{ pF (tolerance } \leq \pm 1 \text{ \%)}$ 

Measurement according to Figure 5:

The input signal on TXD shall have rise- and fall times (10 % / 90 %) of less than 10 ns.

Note: Limits for  $t_{Bit(Bus)}$  and  $t_{Bit(RXD)}$  are not defined for intended use with bit rates up to 1 Mbit/s.

#### 5.7 Maximum ratings of V<sub>CAN\_H</sub>, V<sub>CAN\_L</sub> and V<sub>Diff</sub>

Table 15 reflects upper and lower limit static voltages, which may be connected to CAN\_H and CAN\_L without causing damage; while V<sub>Diff</sub> stays within in its own maximum rating range.

Table 15 — HS-PMA maximum ratings of V<sub>CAN\_H</sub>, V<sub>CAN\_L</sub> and V<sub>Diff</sub>

| Parameter                                                                                                   | Notation                                   | 7     | Value |  |
|-------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------|-------|--|
|                                                                                                             |                                            | Min   | Max   |  |
|                                                                                                             |                                            | V     | V     |  |
| Maximum rating V <sub>Diff</sub> <sup>a</sup>                                                               | V <sub>Diff</sub>                          | -5,0  | +10,0 |  |
| General maximum rating $V_{CAN\_H}$ and $V_{CAN\_L}$                                                        | V <sub>CAN_H</sub> ,<br>V <sub>CAN_L</sub> | -27,0 | +40,0 |  |
| Optional: Extended maximum rating $V_{\mbox{\footnotesize{CAN\_H}}}$ and $V_{\mbox{\footnotesize{CAN\_L}}}$ | V <sub>CAN_H</sub> ,<br>V <sub>CAN_L</sub> | -58,0 | +58,0 |  |

The maximum rating for  $V_{Diff}$  excludes that all combinations of  $V_{CAN\_H}$  and  $V_{CAN\_L}$  are compliant to this standard.  $V_{Diff} = V_{CAN\_H} - V_{CAN\_L}$ , see figure 2.

#### 5.8 Maximum leakage currents of CAN\_H and CAN\_L

An unpowered HS-PMA implementation shall not disturb the communication of other HS-PMAs that are connected to the same media. The required maximum leakage currents are given in Table 17.

Table 16 — HS-PMA maximum leakage currents on CAN\_H and CAN\_L, unpowered

| Parameter                       | Notation                                   | Value |     |  |
|---------------------------------|--------------------------------------------|-------|-----|--|
|                                 |                                            | Min   | Max |  |
|                                 |                                            | μΑ    | μА  |  |
| Leakage current on CAN_H, CAN_L | I <sub>CAN_H</sub> ,<br>I <sub>CAN_L</sub> | -10   | +10 |  |

 $V_{CAN\_H} = 5 \text{ V}$ ,  $V_{CAN\_L} = 5 \text{ V}$ , all supply inputs are connected to GND. Positive currents are flowing into the implementation.

#### 5.9 Wake-up from low-power mode

#### 5.9.1 Overview

When an implementation comprising one or more HS-PMAs implements a low-power mode, the HS-PMA shall be able to signal a wake-up event to its implementation. Table 18 lists the required Wake-up mechanism for defined types of HS-PMA implementations.

Table 17 — HS-PMA wake-up implementations

| Type of HS-PMA implementation                                                      | Required wake-up mechanism                            |
|------------------------------------------------------------------------------------|-------------------------------------------------------|
| CAN wake-up, implementations without low-power mode                                | No wake-up                                            |
| CAN wake-up, implementations with low-<br>power mode but without selective wake-up | Either basic wake-up or wake-up pattern (WUP) wake-up |
| CAN wake-up, implementations with selective wake-up                                | Selective wake-up and wake-up pattern (WUP) wake-up   |

When more than one wake-up mechanism is implemented in a HS-PMA, the wake-up mechanism to be used shall be configurable.

#### 5.9.2 Basic wake-up

Upon receiving once a dominant state for duration of at least t<sub>Filter</sub>, a wake-up event shall happen.

<sup>&</sup>lt;sup>a</sup> This is required regardless whether general or extended maximum rating for V<sub>CAN H</sub> and V<sub>CAN L</sub> is fulfilled

#### ISO/DIS 11898-2:2015(E)

#### 5.9.3 Wake-up pattern wake-up

Upon receiving two consecutive dominant states each for duration of at least  $t_{Filter}$ , separated by a recessive state with a duration of at least  $t_{Filter}$ , a wake-up event shall happen. This method follows the description of activating the bus biasing as described in sub clause 5.10.3.

#### 5.9.4 Selective wake-up

#### **5.9.4.1** General

Upon detection of a Wake-up frame (WUF), a wake-up event shall happen. Acceptance of CAN frames in either CBFF or CEFF as a WUF is done by the HS-PMA. The acceptance procedure is described in detail in the following sub-clauses.

After the bias reaction time  $t_{Bias}$  has elapsed, the implementation may ignore up to four (or up to eight when bit rate higher than 500 kbit/s) frames in CBFF and CEFF and shall not ignore any following frame in CBFF and CEFF.

In case of erroneous communication, the HS-PMA shall signal a wake-up upon or after an overflow of the internal error counter.

#### 5.9.4.2 Behaviour during transition from normal to low-power mode

If selective wake-up is enabled, decoding of CAN data and remote frames shall also be supported during mode transitions. If the received frame is a valid WUF, the transceiver shall indicate a wake-up.

#### 5.9.4.3 Bit decoding

A received Classical CAN frame shall be decoded correctly when the timing of the differential voltage between CAN H and CAN L complies with one of the two following types of signals:

- The bit stream consists of multiple instances of the signal shape A (to handle ringing);
- The bit stream can be assembled out of multiple instances of the signal shape B1 and one instance of signal shape B2 (to handle sender clock tolerance and loss of arbitration).

These two types of signals are specified in Figure 6.





#### Key

- $n_1$  number of consecutive dominant bits  $\{1, 2, 3, 4, 5\}$
- $n_2$  number of bits between two falling edges {2, 3, ..., 10};  $n_2 > n_1$
- $t_A$  0  $\leq$   $t_A$   $\leq$  55 % of  $t_{Bit}$  (product specific higher maximum values for  $t_A$  are allowed)
- $t_B = 0 \le t_B \le 5$  % of  $t_{Bit}$  (product specific higher maximum values for  $t_B$  are allowed)
- $t_{Bit}$  nominal bit time (Note: often used values for  $t_{Bit}$  are 2  $\mu$ s, 4  $\mu$ s and 8  $\mu$ s)
- df<sub>S</sub> transceivers according to this document shall tolerate sender clock frequency deviations up to at least 0,5 %

Figure 6 — Signal shape A and B of V<sub>Diff</sub> for bit reception

Edges in the time span from "n1 x  $t_{Bit}$  –  $t_B$ " to "n<sub>1</sub> x  $t_{Bit}$  +  $t_A$ " of signal shape A shall be ignored and shall not cause decoding errors.

#### 5.9.4.4 Wake-up frame evaluation

If all of the following conditions are met, a valid Classical CAN frame shall be accepted as a valid WUF.

- a) The received frame is a Classical CAN data frame when DLC matching (see bullet point c) in this list) is not disabled. The frame may also be a remote frame when DLC matching is disabled.
- b) The ID (as defined in 8.4.2.2 in ISO 11898-1) of the received Classical CAN frame is exactly matching a configured ID (in the HS-PMA implementation) in the relevant bit positions. The relevant bit positions are given by an ID-mask (in the HS-PMA implementation). See this mechanism illustrated in 5.9.4.7
- c) The DLC (as defined in 8.4.2.4 in ISO 11898-1) of the received Classical CAN data frame is exactly matching a configured DLC. See this mechanism illustrated in sub <u>clause 5.9.4.8</u>. Optionally this DLC matching condition may be disabled by configuration in the HS-PMA implementation.
- d) When the DLC is greater than 0 and DLC matching is enabled, the data field (as defined in 8.4.2.5 in ISO 11898-1) of the received frame has at least one bit set in a bit position which corresponds to a set bit in the configured data mask. See this mechanism illustrated in 5.9.4.9.

NOTE There is no requirement for the SRR bit to be received as dominant in CEFF to recognize the frame as a valid WUF.



Figure 7 — Don't care bits for frame decoding

#### 5.9.4.5 Frame error counter mechanism

Upon activating the selective wake-up function (by e.g. a connected microcontroller) and also on expiration of  $t_{Silence}$ , the counter for erroneous CAN frames shall be set to zero. The initial value of the counter is zero. This counter shall be incremented by one when a bit stuffing, CRC, or CRC delimiter form error (according to ISO 11898-1) is detected. If a Classical CAN frame has been received, which is valid according to the definition in 5.9.4.4, and the counter is not zero, then the counter shall be decremented by one. Dominant bits between the CRC delimiter and the end of the intermission field shall not increase the frame error counter.

On each increment or decrement of this counter, the decoder unit in the HS-PMA shall wait for at least 6 and at most 10 recessive bits before considering a dominant bit as a start of frame. Figure 8 depicts the position of the mandatory start of frame (SOF) detection when a Classical CAN frame was received and in case of an error scenario.



Figure 8 — Mandatory SOF detection after Classical CAN frames and error scenarios

A wake-up shall happen immediately or upon the next received WUP when the counter has reached a threshold value. The default threshold value is 32, other values might be configurable.

Up to four (or up to eight when bit rate > 500 kbit/s) consecutive Classical CAN data and remote frames that start after the bias reaction time  $t_{Bias}$  has elapsed might be either ignored (no error counter increase of failure) or judged as erroneous (error counter increase even in case of no error).

Receiving a frame in CEFF with non-nominal reserved bits (SRR, r0) shall not lead to an increase of the error counter.

#### 5.9.4.6 Tolerance to CAN FD frames (optional)

After receiving a recessive FDF bit followed by a dominant res bit, the decoder unit in the HS-PMA shall wait for at least 6 and at most 10 recessive bits before considering a further dominant bit as a start of frame. Figure 8 depicts the position of the mandatory start of frame (SOF) detection when a CAN FD frame was received and in case of an error scenario.

If bit FDF is received recessive and the following bit position is also received recessive, then this is not in the scope of this part.

Receiving a frame in FBFF or FEFF shall not lead to an increase of the error counter when the data bit rate is less or equal to four times the arbitration bit rate or 2 Mbit/s, whichever is lower. In this case dominant signals less than or equal to 5% of the arbitration bit time in duration shall not be considered to be a valid bit and shall not restart the recessive bit counter. Dominant signals longer than or equal to 17,5 % of the arbitration bit time in duration shall restart the recessive bit counter.

Alternatively or additionally a data bit rate less or equal to ten times the arbitration bit rate or 5 Mbit/s, whichever is lower, shall be supported. In this case dominant signals less than or equal to 2,5 % of the arbitration bit time in duration shall not be considered to be a valid bit and shall not restart the recessive bit counter. Dominant signals longer than or equal to 8,75 % of the arbitration bit time in duration shall restart the recessive bit counter.

#### 5.9.4.7 Wake-up frame ID evaluation

A CAN-ID mask mechanism shall be supported to exclude ID-bits from comparison. 11-bit and 29-bit CAN-IDs and ID-masks shall be supported. The user selects whether a WUF has to appear in CBFF or CEFF. The IDE bit is not part of the ID-mask. It has to be evaluated in any case.

All masked ID-bits except "don't care" shall match exactly the configured ID-bits. If the masked ID-bits are configured as "don't care", then both "1" and "0" shall be accepted.

The masking mechanism is implementation dependent.

Figure 9 shows an example for valid WUF IDs corresponding to the ID-mask register.



#### Key

- d Don't care
- c Care

Figure 9 — Example for ID masking mechanism

#### 5.9.4.8 Wake-up frame DLC evaluation

If the DLC matching condition is enabled, then a Classical CAN frame can only be a valid WUF when the DLC of the received frame matches exactly the configured DLC.

If the DLC matching condition is disabled, then the DLC and data field are not evaluated and a Classical CAN frame is already a valid WUF when the identifier matches (see <u>5.9.4.7</u>) and the CRC is correct.

#### 5.9.4.9 Wake-up frame data field evaluation

If the DLC matching condition is enabled, then a Classical CAN frame can only be a valid WUF if at least one logic 1 bit within the data field of the received WUF matches to a logic 1 bit of the data field within the configured WUF.

If the DLC matching condition is disabled, then the DLC and data field are not evaluated and a Classical CAN frame is already a valid WUF when the identifier matches (see <u>5.9.4.7</u>) and the CRC is correct.





Figure 10 — Example of the data field within a received Classical CAN data frame

With this mechanism, it is possible to wake-up up to 64 independent groups of ECUs with only one wake-up frame.

#### 5.10 Bus biasing

#### 5.10.1 Overview

The HS-PMA implementation shall bias CAN\_H and CAN\_L according to Table 5 and Table 6.

When the HS-PMA implementation features a low-power mode and selective wake-up, automatic voltage biasing is required. For all other implementation either normal biasing or automatic voltage biasing shall be implemented.

#### 5.10.2 Normal biasing

Normal biasing means: bus biasing is active in normal mode and inactive in low-power mode.

#### 5.10.3 Automatic voltage biasing

Automatic voltage biasing means: bus biasing is active in normal mode and is controlled by the differential voltage between CAN\_H and CAN\_L in low-power mode. The following state machine illustrates the mechanism:



Figure 11 — Bus biasing control for automatic voltage biasing

The state-machine in Figure 11 defines the bus biasing behaviour for all operation modes. When entering state 1, the optional timer  $t_{Wake}$  shall be reset and restarted; when entering state 3 or 4, the timer  $t_{Silence}$  shall be reset and restarted. Mind that in low-power mode the filter time  $t_{Filter}$  shall be applied for detection of "dominant state" and "recessive state".

Table 19 specifies the bus biasing control timings and Figure 12 the bias reaction time.

| Parameter                           | Notation             | otation Value |          | Condition                                                                                                                                                             |
|-------------------------------------|----------------------|---------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                     |                      | Min           | Max      |                                                                                                                                                                       |
|                                     |                      | μs            | μs       |                                                                                                                                                                       |
| CAN activity filter time, long a    | t <sub>Filter</sub>  | 0,5           | 5,0      | Bus voltages according to table A.2                                                                                                                                   |
| CAN activity filter time, short b   | t <sub>Filter</sub>  | 0,15          | 1,8      | Bus voltages according to table A.2                                                                                                                                   |
| Wake-up timeout, short <sup>c</sup> | t <sub>Wake</sub>    | 350,0         | 10 000,0 | Optional timeout parameter                                                                                                                                            |
| Wake-up timeout, long d             | t <sub>Wake</sub>    | 800,0         | 10 000,0 | Optional timeout parameter                                                                                                                                            |
| Timeout for bus inactivity          | t <sub>Silence</sub> | 0,6 *106      | 1,2 *106 | Timer is reset and restarted, when bus changes from dominant to recessive or vice versa                                                                               |
| Bus Bias reaction time              | t <sub>Bias</sub>    | not defined   | 250,0    | Measured from the start of a dominant-recessive-dominant sequence (each phase 6μs) until v <sub>SYM</sub> ≥ 0,1. See Figure 12 v <sub>SYM</sub> as defined in Table 3 |

Table 18 — HS-PMA bus biasing control timings

It should be noted that the maximum filter time has an impact to the suitable wake-up messages, especially at high

bit rates. For example, a 500 kBit/s system, a message must carry at least three similar bit levels in a row in order to

safely pass the wake-up filter. Shorter filter time implementations might increase the risk for unwanted bus wake-ups

due to noise. The specified range is a compromise between robustness against unwanted wake-ups and freedom in

message selection.

- b The implementation does not need to meet this timing, in case the "CAN activity filter time, long" is met
- c Preferred for intended use with bit rates up to 1 Mbit/s
- d Preferred for intended use with bit rates above 1 Mbit/s



Figure 12 — Test signal definition for bias reaction time measurement

The implementation does not need to meet this timing, in case the "CAN activity filter time, short" is met.

#### ISO/DIS 11898-2:2015(E)

#### 6 Conformance

The conformance test case definition and measurement setups to derive the parameters are not in the scope of this part of ISO 11898. A conformance test plan is given in ISO 16845-2.

For an implementation to be compliant with this part of ISO 11898, the HS-PMA implementation shall comply with all mandatory specifications and values given in this part of ISO 11898. If optional specifications and values are implemented, they shall comply, too. More information is given in Annex A.4.

## **Annex A** (informative)

## ECU and network design

#### A.1 Mapping of OSI layers to an exemplary CAN interface implementation

Figure A.1 shows an exemplary CAN interface implementation for a MAU compliant with this part of ISO 11898.



Figure A.1 — Mapping of OSI layers to an exemplary CAN interface implementation

#### A.2 Expectations on a CAN network

This section outlines, which input voltages on  $V_{CAN\_L}$  and  $V_{CAN\_H}$  are recommended for proper operation of HS-PMA implementations connected to a media.

Table A.1 shows the CAN interface voltage parameters for the reception of recessive state.

| Parameter                  | Notation           | Value |      |        | Condition                                        |  |
|----------------------------|--------------------|-------|------|--------|--------------------------------------------------|--|
|                            |                    | Min   | Nom  | Max    |                                                  |  |
|                            |                    | V     | V    | V      |                                                  |  |
| Operating input voltage    | V <sub>CAN_H</sub> | -12,0 | +2,5 | +12,0  | Measured with respect to the indi-               |  |
|                            | V <sub>CAN_L</sub> | -12,0 | +2,5 | +12,0  | vidual ground of each CAN node                   |  |
| Differential input voltage | V <sub>Diff</sub>  | -3,0  | 0    | +0,012 | Measured at each CAN node connected to the media |  |

The differential input voltage is determined by a combination of the recessive state output voltages of the individual CAN nodes present. Therefore  $V_{\rm Diff}$  is approximately zero.

Figure A.2 shows the voltages V<sub>CAN\_H</sub> and V<sub>CAN\_L</sub> in their interdependency during recessive state.



Figure A.2 — Valid voltage range of  $V_{CAN\_H}$  for recessive state, when  $V_{CAN\_L}$  varies from minimum to maximum common mode range

Table A.2 shows the CAN interface voltage parameters for reception of dominant state.

Table A.2 — Input voltage parameters for reception of dominant state

| Parameter              | Notation            | Value |      |       | Condition                                        |
|------------------------|---------------------|-------|------|-------|--------------------------------------------------|
|                        |                     | Min   | Nom  | Max   |                                                  |
|                        |                     | V     | V    | V     |                                                  |
| Common mode voltage    | V <sub>CAN_H</sub>  | -10,8 | +3,5 | +12,0 | Measured with respect to the indi-               |
|                        | V <sub>CAN_L</sub>  | -12,0 | +1,5 | +10,8 | vidual ground of each CAN node                   |
| Differential voltage a | $V_{\mathrm{Diff}}$ | +1,2  | +2,0 | +3,0  | Measured at each CAN node connected to the media |

The minimum value of  $V_{CAN\_H}$  is determined by the minimum value of  $V_{CAN\_L}$  plus the minimum value of  $V_{Diff}$ . The maximum value of  $V_{CAN\_H}$  minus the minimum value of  $V_{Diff}$ .

The busload increases as CAN nodes are added to the media by  $R_{Diff}$ . Consequently,  $V_{Diff}$  decreases. The minimum value of  $V_{Diff}$  determines the number of CAN nodes allowed to be connected to the media. Also the cable material, length and cross-section between the HS-PMA implementations, as well as connectors impact the  $V_{Diff}$  that can be measured at the receiving HS-PMA's input.

<sup>a</sup> normal bus load range, no arbitration

Figure A.3 and Figure A.4 show the voltages  $V_{CAN\_H}$  and  $V_{CAN\_L}$  in their interdependency during dominant state according to Table A.2

Table A.3 — Input voltage parameters for reception of dominant state during arbitration

| Parameter            | Notation           | Value |       | Value                                                           |  | Condition |
|----------------------|--------------------|-------|-------|-----------------------------------------------------------------|--|-----------|
|                      |                    | Min   | Max   |                                                                 |  |           |
|                      |                    | V     | V     |                                                                 |  |           |
| Common mode voltage  | V <sub>CAN_H</sub> | -10,8 | +12,0 | Measured with respect to the individual ground of each CAN node |  |           |
|                      | V <sub>CAN_L</sub> | -12,0 | +10,8 |                                                                 |  |           |
| Differential voltage | $V_{Diff}$         | +1,2  | +8,0  | Measured at each CAN node connected to the media                |  |           |

The minimum value of  $V_{CAN\_L}$  is determined by the minimum value of  $V_{CAN\_L}$  plus the minimum value of  $V_{Diff}$ . The maximum value of  $V_{CAN\_L}$  is determined by the maximum value of  $V_{CAN\_H}$  minus the minimum value of  $V_{Diff}$ .

The maximum value of  $V_{Diff}$  is specified by the upper limit during arbitration plus a ground shift of up to 3 V.



Figure A.3 — Valid voltage range of  $V_{CAN\_H}$  for monitoring dominant state, when  $V_{CAN\_L}$  varies from minimum to maximum common mode range during normal mode, arbitration free scenario



 $\label{eq:can_ham} Figure~A.4 — Valid~voltage~range~of~V_{CAN\_H}~for~monitoring~dominant~state~while~the~HS\_PMA~is~not~connected~to~the~media,~when~V_{CAN\_L}~varies~from~minimum~to~maximum~common~mode~range~during~low-power~mode$ 

#### A.3 Expectations on a datasheet of a HS-PMA implementation

The datasheet needs to state the maximum supported bit rate according to the bit time requirements given in Table 13 and Table 14 in this part of ISO 11898.

The datasheet needs to state the supported arbitration bit rates for partial networking in case selective wake-up functionality is implemented.

In case the implemented selective wake-up functionality is tolerant to frames in FBFF and FEFF, the maximum supported ratio of data bit rate and arbitration bit rate needs to be stated, as well as the absolute maximum data bit rate.

The data sheet needs to state which of the functionalities classified as optional in this standard are implemented in the particular HS-PMA implementation (e.g. extended bus load range, transmit dominant timeout, CAN activity filter time, etc.)

#### A.4 Overview of optional features and implementation choices

This part of ISO 11898 offers the following options for a HS-PMA. Table A.4 lists functional options that are specified in this part of ISO 11898.

No. Option Reference Support of extended bus load range 5.3, Table 2 1 2 Transmit dominant timeout function 5.3, Table 7 <u>5.6</u>, Table Support of bit rates above 1 and up to 2 Mbit/s 13 4 Support of bit rates above 2 and up to 5 Mbit/s 5.6, Table 14 5 Support of extended maximum ratings for CAN\_H and CAN\_L 5.7, Table 15 6 Support of Wake-up 5.9, Table 17

Table A.4 — Optional features and functions

In case the HS-PMA implementation implements low-power mode(s), then a Wake-up mechanism according to Table 18 needs to be implemented. Each Wake-up mechanism has options and alternatives, which are summarized in Tables A.5, A.6, A.7 and A.8.

Table A.5 — Alternative timings within the wake-up features

| No. | Alternative 1                     | Alternative 2                      | Alternative 3                                                                  | Refer-<br>ence   |
|-----|-----------------------------------|------------------------------------|--------------------------------------------------------------------------------|------------------|
| 1   | CAN activity filter<br>time, long | CAN activity filter<br>time, short | CAN activity filter<br>time, long<br>and<br>CAN activity filter<br>time, short | 5.9, Table<br>17 |
| 2   | Wake-up timeout, short            | Wake-up timeout, long              | No Wake-up timeout                                                             | 5.9, Table<br>17 |

Table A.6 — Options of the selective wake-up functions

| No. | Option                            | Refer-<br>ence |
|-----|-----------------------------------|----------------|
| 1   | Support of disabling DLC matching |                |

Table A.7 — Alternative for handling of CAN FD frames by the selective wake-up function

| No. | Alternative 1                                        | Alternative 2                              | Alternative 3                                                                                  | Refer-<br>ence |
|-----|------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------|----------------|
| 1   | No tolerance<br>(not recommended<br>for new designs) | frames with bit rate ratio of up to 1:4 or | Tolerance to CAN FD frames with bit rate ratio of up to 1:10 or maximum 5 Mbit/s in data phase | 5.9.4.6        |

#### Table A.8 — Alternatives for TXD dominant timeout function

| No. | Alternative 1 | Alternative 2  | Alternative 3 | Refer-<br>ence |
|-----|---------------|----------------|---------------|----------------|
| 1   | No timeout    | Timeout, short | Timeout, long | <u>5.3</u>     |



ICS 43.040.15

Price based on 27 pages