## MCU VCC J4 PC0/OTG\_HS\_ULPI\_STP/ADC123\_IN10 PC1/ETH\_MDC/ADC123\_IN11 VDD VDD SD\_MISO PC2/SPI2\_MISO/OTG\_HS\_ULPI\_DIR/TH\_MII\_TXD2/I2S2EXT\_SD/ADC123\_IN12 PC3/SPI2\_MOSI/I2S2\_SD/OTG\_HS\_ULPI\_NXT/ETH\_MII\_TX\_CLK/ADC123\_IN13 VDD VDD PC4/ETH\_RMII\_RX\_D0/ETH\_MII\_RX\_D0/ADC12\_IN14 PC5/ETH\_RMII\_RX\_D1/ETH\_MII\_RX\_D1/ADC12\_IN15 VDD PC6/l2S2\_MCK/TIM8\_CH1/SDIO\_D6/USART6\_TX/DCMI\_D0/TIM3\_CH1 PC7/l2S3\_MCK/TIM8\_CH2/SDIO\_D7/USART6\_RX/DCMI\_D1/TIM3\_CH2 PC8/TIM8\_CH3/SDIO\_D0/TIM3\_CH3/USART6\_CK/DCMI\_D2 I2C3\_SDA PC9/I2S\_CKIN/MCO2/TIM8\_CH4/SDIO\_D1/I2C3\_SDA/DCMI\_D3/TIM3\_CH4 PC10/SPI3\_SCK/I2S3\_CK/UART4\_TX/SDIO\_D2/DCMI\_D8/USART3\_TX SPI3 SCL NRST BOOT0 PC11/UART4\_RX/SPI3\_MISO/SDIO\_D3/DCMI\_D4/USART3\_RX/I2S3EXT\_SD PC12/UART5\_TX/SDIO\_CK/DCMI\_D9/SPI3\_MOSI/I2S3\_SD/USART3\_CK SPI3 MOS PC13/RTC\_AF1 PH1/OSC\_OUT PH0/OSC\_IN PC14/OSC32 IN PC15/OSC32\_OUT PA0/USART2\_CTS/UART4\_TX/TIM2\_CH1\_ETR/WKUP/TIM5\_CH1/TIM8\_ETR PD0/FSMC\_D2/CAN1\_RX PA1/USART2\_RTS/UART4\_RX/TIM5\_CH2/TIMM2\_CH2/EVENTOUT PA2/USART2\_TX/TIM5\_CH3/TIM9\_CH1/TIM2\_CH3/ETH\_MDIO PD1FSMC\_D3/CAN1\_TX PD2/TIM3\_ETR/UART5\_RXSDIO\_CMD/DCMI\_D11 PA3/USART2\_RX/TIM5\_CH4/TIM9\_CH2/TIM2\_CH4/OTG\_HS\_ULPL\_D0 PA4/SPI1\_NSS/SPI3\_NSS/USART2\_CK/DCMI\_HSYNC/OTG\_HS\_SOF/I2S3\_WS PA5/SPI1\_SCK/OTG\_HS\_ULPI\_CK/TIM2\_CH1\_ETR/TIM8\_CHIN/ADC12\_IN5 PD3/FSMC\_CLK/USART2\_CTS PD4/FSMC\_NOE/USART2\_RTS LED B PD5/FSMC\_NWE/USART2\_TX GND GND PCLK PA6/SPI1\_MISO/TIM8\_BKIN/TIM13\_CH1/DCMI\_PIXCLK/TIM3\_CH1/TIM1\_BKIN PA7/SPI1\_MOSI/TIM8\_CH1N/TIM14\_CH1TIM3\_CH2 PD6/FSMC\_NWAIT/USART2\_RX PD7/USART2\_CK/FSMC\_NE1/FSMC\_NCE2 PA8/MCO1/USART1\_CK/TIM1\_CH1/I2C3\_SCL/OTG\_FS\_SOF PA9/USART1\_TX/TIM1\_CH2/I2C3\_SMBA/DCMI\_D0/OTG\_FS\_VBUS PD8/FSMC\_D13/USART3\_TX PD9/FSMC\_D14/USART3\_RX S1 PA10/USART1\_RX/TIM1\_CH3/OTG\_FS\_ID/DCMI\_D1 PA11/USART1\_CTS/CAN1\_RX/TIM1\_CH4/OTG\_FS\_DM PD10/FSMC\_D15/USART3\_CK FS DM PD11/FSMC A16/USART3 CTS P\$2 P\$1 NRST FS DP PA12/USART1 RTS/CAN1 TX/TIM1 ETR/OTG FS DP PD12/FSMC\_A17/TIM4\_CH1/USART3\_RTS SWITCH PA13/JTMS-SWDIO PD13/FSMC A18/TIM4 CH2 SWCLK GND PA15/JTDI/SPI3\_NSS/I2S3\_WS/TIM2\_CH1\_ETR/SPI1\_NSS PD15/FSMC D1/TIM4 CH4 VCC PE0/TIM4 ETR/FSMC NBL0/DCMI D2 PB0/TIM3 CH3/TIM8 CH2N/OTG HS ULPI D1/ETH MII RXD2/TIM1 CH2N/ PE1/FSMC\_NBL1/DCMI\_D3 PE2/TRACECLK/FSMC\_A23/ETH\_MII\_TXD3 PB1/TIM3\_CH4/TIM8\_CH3N/OTG\_HS\_ULPI\_D2/ETH\_MII\_RXD3/OTG\_HS\_INTN/ VCC 10uF PB2/BOOT1 PE3/TRACED0/FSMC\_A19 PE4/TRACED1/FSMC\_A20/DCMI\_D4 PE5/TRACED2/FSMC\_A21/TIM9\_CH1/DCMI\_D6 PB4/NJTRST/SPI3\_MISO/TIM3\_CH1/SPI1\_MISO/I2S3EXT\_SD PB5/I2C1\_SMBA/TIM3\_CH2/SPI1\_MOSI/SPI3\_MOSI/DCMI\_D10/I2S3\_SD 0.1uF **PWDN** DCMI6 GND DCMI7 VSYNC 0.1uF PB8/TIM4\_CH3/SDIO\_D4/TIM10\_CH1/DCMI\_D6/OTG\_FS\_SCL/ETH\_MII\_TXD3 PB9/SPI2\_NSS/I2S2\_WS/TIM4\_CH4/TIM11\_CH1/SDIO\_D5/DCMI\_D7/I2C1\_SDA PE8/FSMC\_D5/TIM1\_CH1N XCLK PE9/ESMC D6/TIM1 CH1 PB10/SPI2\_SCK/I2S2\_CK/I2C2\_SCL/USART3\_TX/OTG\_HS\_ULPI\_D3/TIM2\_CH3 0.1uF PB11/I2C2\_SDA/USART3\_RX/OTG\_HS\_ULPI\_D4/ETH\_RMII\_TX\_EN/TIM2\_CH4 PB12/SPI2\_NSS/I2S2\_WS/I2C2\_SMBA/USART3\_CK/TIM1\_BKIN/CAN2\_RX PF11/FSMC D8/TIM1 CH2 PE12/FSMC\_D9/TIM1\_CH3N PB13/SPI2\_SCK/I2S2\_CK/USART3\_CTS/TIM1\_CH1N/CAN2\_TX/OTG\_HS\_ULPI\_D6 PB14/SPI2\_MISO/TIM1\_CH2N/TIM12\_CH1/OTG\_HS\_DMUSART3\_/53/RTS/TIM8\_CH2N PE13/FSMC\_D10/TIM1\_CH3 PE14/FSMC\_D11/TIM1\_CH4 0.1u PB15/SPI2\_MOSI/I2S2\_SD/TIM1\_CH3N/TIM8\_CH3N/TIM12\_CH2/OTG\_HS\_DP PE15FSMC\_D12/TIM1\_BKIN 0.1uF VCAP VSS VSS VSS VSSA STM32F407LQFP100 GND GND GND

Copyright (c) 2013 Ibrahim Abd Elkader <i.abdalkader@gmail.com>
This work is licensed under the Creative Commons Attribution-ShareAlike 3.0 License.
To view a copy of this license, visit http://creativecommons.org/licenses/by-sa/3.0/

