# Common digital structures

Lecture 5

# **Common digital structures**

- Digital designs are made up of simple logic cells.
- But those cells can make larger structures that are just as commonly used in digital design.
- In industry you will often find yourself re-using previously designed blocks or parts of blocks

## Level to pulse

- Often control signals can be input as a constant level to indicate status.
- But often our logic expects a single clock pulse to trigger events.
- How can we make this conversion?

### **Level to Pulse**

- Rising edge detection
- Input has gone high but delayed version is still low.



- Falling edge detection
- Input has gone low but delayed version is still high.



### **Level to Pulse**

- Any edge detection
- Input and delayed version are different



## Real world scenarios in the digital domain

- Most of what we think of in digital design is idealized
- RTL simulations have zero delay and even asynchronous signals will driven in a synchronous way.
- This leads to a situation where poor design can generate very serious bugs which may not be found in simulation.
- So what sort of scenarios can cause these issues, and how do we catch them/ design around them?

### Pulse to level

- Input is "latched"\* into register.
- Clear signal is required to drop level

- Input pulse toggles register.
- No clear signal required





# **Reset synchronization**

- In ASICs we use asynchronous resets
- Does this cause any sort of issue?

# **Reset synchronization**

```
reg [3:0] aresetn_meta, aresetn_sync;
always @ (posedge clk or negedge aresetn) begin
   if (!aresetn) begin
        aresetn_meta <= 'b0;
        aresetn_sync <= 'b0;
end else begin
        aresetn_meta <= 1'b1;
        aresetn_sync <= aresetn_meta;
end</pre>
```



# ICGC (Integrated clock gating cell)

```
always @ (posedge clk) begin
   if (reset) begin
      ex_ff <= 'b0;
   end else begin
      if(en)
      ex_ff <= ex_in;
   else
      ex_ff <= ex_ff;
   end</pre>
```



# **Clock generation**

- Many ICs utilize an internal oscillator, Implemented in analog which will supply the digital logic.
- Other options are externally supplied clock references.
- Often we may wish to generate extra clocks that operate at different frequencies.
- How can this be done, and how does it look on FPGA vs ASIC?

# **Clock Generation (FPGA)**

- This can be done using the built in MMCM or PLL resources.





# **Cock generation (ASIC)**

- Clock divider circuit
- Clock multiplication is also possible. Requires highly characterized logic circuits.

```
reg [2:0] clk_div_cnt , aresetn_sync;
always @ (posedge clk or negedge aresetn) begin
    if (!aresetn) begin
        clk_div_cnt<= 3'b000;
end else begin
        clk_div_cnt <= clk_div_cnt + 1;
end
end

div8_clk_en = (clk_div_cnt == 3'b111);
clk_gating_cell xclk_gating_cell(.clk_in(clk), .clk_out(clk_div8), .en(div8_clk_en));</pre>
```

# **Cock generation (ASIC)**

