# Lab Two: Introduction to logic on the FPGA

Ben Smith

Abstract—This document is an introduction to the DE0-Nano development board, Altera's Cyclone FPGAs and the Quartus IDE. The block editor feature of Quartus is used to synthesize logic gate primitives and more complex logic functions from these primitives. The synthesis of these simple structures allows the student to gain experience with the development tools used by the DE0-Nano Development board.

#### I. INTRODUCTION

THIS lab introduces the DE0-Nano development board and Altera's Quartus development environment. Quartus will be used to program the Altera Cyclone IV FPGA on the DE0-Nano.¹ The schematic entry method his will be very similar to the logic designs that you have created in Multisim and implemented with discrete 7400 series logic ICs. The only difference is now the discrete logic can be implemented using the FPGA. This lab is intended to introduce the student to the following concepts.

- · Logic primitives on a FPGA
- · Quartus development environment
- · Synthesis of a block based design
- · Assigning pins for a design
- · Programming an Altera FPGA

## A. Included Screencasts

A number of screencasts are included with this set of labs. They are available on Youtube and as zipped MP4s on the course website. They are intended to be short and to the point so they cover individual topics.

- 1) TIME Installing Quartus
- 2) TIME Opening, Compiling, programming with Quartus
- 3) TIME Block editor in Quartus
- 4) TIME Using the generated pin assignments from the TerasIC system builder

#### B. DE0-Nano Development board

The DE0-Nano has a number of peripheral devices built into the board to expand the capabilities of the FPGA. Interacting with most of these will be beyond the scope of this course but represent real world design challenges and are worth experimenting with after this basic course is completed. Altera offers a number of tutorials for anyone interested in learning more. These labs will mostly use one of the 40-pin GPIO headers to interact with the outside world. Let's take a moment to recognise the potential of this development board should you choose to pursue it. Figure 1 shows a high level diagram of the development board. There is much more information available in the DE0-Nano manual but the highlights are all here. The SDRAM can be used to store large amounts of information for fast access, great for a "soft processor"<sup>2</sup>. The EEPROM allows program memory that

<sup>1</sup>FPGAs remained a mystery to me for quite some time, this video does a great job of discussing the benefits and drawbacks of the devices EEV Blog: What is a FPGA?

<sup>2</sup>A soft processor is a microcontroller implemented inside of the FPGA. These softprocessors can be programmed in languages like C for more standard development processes that typically are much faster than HDL languages. The advantage of this method is the ability to build the microcontroller to need using a hardware descriptive language

does not clear with power reset, also very useful for a soft processor. The A/D converter allows analog voltages to be read which allows the development board to interact with the outside world. It also features an accelerometer that will refresh at rates up to 1600Hz. The A/D



Fig. 1: Block Diagram of DE0-Nano [1]

converter and G-sensor will be great tools to interact with sensors in your later classes. If you choose to go down a path of controls engineering FPGAs will be a great way to implement "deterministic" Control systems. Interfacing with these components will require the implementation of a SPI or I2C bus protocol. The De0-Nano system CD comes with some example code that uses these devices that would get the interested student off the ground in no time.

## II. LAB PROCEDURE

THIS section is a guide for what must be accomplished in the lab. Keep in mind, the some of the following material will need to be documented in your lab report. It would behoove you to take a look at the lab report section before starting the procedure. Recording results of experiments will be stressed because the documentation of what you do is the most important part. To begin these labs you will need:

- De0-Nano Development board
- · A breadboard
- Four LEDs with  $200\Omega$  current limiting resistors
- Two dip switches with  $200\Omega$  pulldown resistors
- · Windows or Linux based computer
- Internets

## A. Optional: Install Quartus

You can download the most recent version of Quartus and Cyclone device drivers from Altera. Screencast 1 is a walk through for windows, but Quartus is also available for Linux. This is preinstalled on

<sup>3</sup>a deterministic system is a system in which no randomness is involved in the development of future states of the system. A deterministic model will thus always produce the same output from a given starting condition or initial state. [2]

the computers in the Digital design laboratory. The same version is available from Altera free of charge if you would like to use your own computer.

### B. Expand Source.Zip

The Quartus project file and top level schematic are contained within this archive. Expand it wherever is convenient for you, it will be accessed frequently. The Quartus project file included with the source code is generated with the Terasic DE0-Nano System Builder that is included with the Terasic System CD. You can use this if you want to generate a clean project for yourself. The contents of the archive file are explained belowfrom the perspective of the root of the archive.

- 1) Folder: Quartus Project
  - The quartus project file is contained in here with the myriad of required support files, generated reports, and logfiles.
- 2) Folder: Source Code
  - The Quartus project references these files. I choose to store them outside of the quartus project file so they are easy to access.
    - a) 64Lab1.bdf: top level schematic that will be used to capture logic designs
    - b) .SV: System Verilog source file
    - c) .V: Verilog source file

these files are used to save you some of the tedium of setup. It's worth attempting to create your own project, A tutorial has been included called ScreencastX.

#### C. Open Quartus project

Navigate to where you expanded the Source.zip file. The Quartus project file you want to open is called "./Verilog/Quartus Project/64LabOne.qpf" When you open the project file open the "Top Level" .BDF (Block Diagram File) Inside this file there will be a number of logic gates attached to pins of the FPGA. A screencast explains the intricacies of the Schematic editor.



Fig. 2: Quartus logic schematic editor example

## D. Prepare circuit to test Verilog gate modules with DEO-Nano

A switch and LED are going to be used to test the FPGA while it's operating. This switch will allow you to generate inputs for the FPGA. Figure ?? LED circuit needs a current limiting resistor. The



Fig. 3: LED with current limiting resistor

LED will allow you to see the the output but we'll also need to be able to generate some input for the FPGA. We will do this with a dip switch and pulldown resistor. The pulldown resistor is needed to literally pull the charge off the wire so the input will read a solid zero. Otherwise the pin would "float" between 1 and 0 arbitrarily. CMOS devices tend to float to the high state,



Fig. 4: Switch with pulldown resistor

- 1) GPIO headers on the DEO-Nano: Be careful when referencing the pin diagrams in the DEO-Nano user manual. It is easy to read it backwards; that can be a mistake that will cost you hours. It is easiest to match the Nano's orientation with the schematic and count from the nearest edge. Figure 5 shows GPIO 0 next to a schematic of the header. Always check VCC\_SYS, VCC3P3, and GND with a multimeter before attaching a circuit you have built. This is the header pin schematic from the DEO-Nano user manual. Inside the Verilog code, these pins follow a different nomenclature. What is labeled as GPIO\_0\_IN[0] in figure 5 is GPIO0\_IN[0] and GPIO\_00 is GPIO0[0]. Refer to the DEO-Nano user guide for details on the orientation of the headers.
- 2) Compile example with Quartus: Once you've created and tested your switch circuit we'll need to compile the example project. This can be done with the Quartus development environment. A walk through is provided in screencastX.
- 3) Use Quartus to program the Nano: Refer to screencastX for a walk throughof how to program the Nano. After synthesis Quartus will generate a .SOF<sup>5</sup> file that a can be used to program the FPGA using Quartus' programmer.

## E. Test behavior against expected truth table

Use the known behavior of the logic gates to test your design on the FPGA. It is imperative that you always verify the operation of a design. This design can be verified by creating a Logic Table for each of the gates. If the LED and switch behaves as expected,

<sup>&</sup>lt;sup>4</sup>The ./ refers to the root of the source.zip package

<sup>&</sup>lt;sup>5</sup>the .SOF stands for SRAM object file. This is an Altera standard for of their FPGAs.



Fig. 5: GPIO0 and it's orientation of the development board

record the experimental data in your lab report and move forward. If not the design will have to be debugged.

#### F. Design XOR module

Now that you have had the opportunity to experiment with the logic primitives in the schematic editor the time has come to create your own design. Lets say that we need a four input XOR gate for some reason. We know the truth table of a XOR gate, it must be high when any number of the inputs is high but all of them as shown in Table I. Quartus does have an embedded XOR primitive which the use of is disallowed. Create the circuit from the basic 7400 series logic operators(AND, OR, NOT, NAND). Always remember, Google is your best friend.

## Laboratory Demo: XOR gate

4 dipswitch inputs and 4 LED outputs with Physical deliverable: appropriate pulldown and current limiting

resistors for the DE0-Nano Development

board.

Documentation deliverable:

Labeled schematic of circuit with I/O pins labeled with FPGA pin number and

Verilog net name, truth table from your

experimental result.

Process: The student will be asked the result of a

few random numbers to verify the correct

operation of their circuit.

TABLE I TRUTH TABLE FOR XOR LOGIC FUNCTION

| A | В | C | D | Output Q |
|---|---|---|---|----------|
| 0 | 0 | 0 | 0 | 0        |
| 0 | 0 | 0 | 1 | 1        |
| 0 | 0 | 1 | 0 | 1        |
| 0 | 0 | 1 | 1 | 1        |
| 0 | 1 | 0 | 0 | 1        |
| 0 | 1 | 0 | 1 | 1        |
| 0 | 1 | 1 | 0 | 1        |
| 0 | 1 | 1 | 1 | 1        |
| 1 | 0 | 0 | 0 | 1        |
| 1 | 0 | 0 | 1 | 1        |
| 1 | 0 | 1 | 0 | 1        |
| 1 | 0 | 1 | 1 | 1        |
| 1 | 1 | 0 | 0 | 1        |
| 1 | 1 | 0 | 1 | 1        |
| 1 | 1 | 1 | 0 | 1        |
| 1 | 1 | 1 | 1 | 0        |

## G. Design AOI module from logical equation

The "And or Invert" function is common in digital design. You will implement it with logic primitives in the schematic editor. There will be a wealth of information available online about how to implement the function on the Internet but take a stab at it before heading to Google.

$$F = \overline{(A \land B) \lor (C \land D)}$$

## **Laboratory Demo: AOI Gate**

Physical 4 dipswitch inputs and 4 LED outputs with deliverable: appropriate pulldown and current limiting

resistors for the DE0-Nano Development

board.

Documentation Labeled schematic of circuit with I/O deliverable: pins labeled with FPGA pin number and

pins labeled with FPGA pin number and Verilog net name, truth table from your

experimental result.

Process: The student will be asked the result of a

few random numbers to verify the correct

operation of their circuit.

### III. LAB REPORT

THE lab report must be typed and submitted in a PDF format. Look to IEEE's guidelines for guidelines on format. The document should include the following items.

### A. Figures to include

- Schematic of your XOR Gate
- Logic tables from theoretical prediction and experimental outcome
- Explanation and schematic of your XOR module.
- Explanation and Schematic of your AOI module.

#### B. Questions to answer

- 1) Notice the report that pops up when you compile your project. There are a number of statistics given by Quartus, the logic element usage ratio is your designs use of the total device capacity. What was the logic usage of your FPGA?
- 2) The synthesis engine in Quartus is very powerful and will optimize your design for the resources on the FPGA. Quartus generates the design using three logic gates and two inverters, which gate do you think it changed to inverters?

## IV. CONCLUSION

THIS lab introduced Quartus and some of it's basic functionality. Quartus is very similar to many industry standard tools. Xilinx, another manufacturer of programmable logic devices, offers a tool suite very similar to Quartus called ISE. Although we will not discuss ISE, a understanding of Quartus will allow ISE to be learned very quickly. These are tools that you can expect to see in Industry as a CPE or EEE student. There is an extreme demand right now for engineers with an understanding of programmable logic.

## REFERENCES

- [1] TerasIC, DEO-Nano User Manual, 1st ed., 2012.
- [2] S. Foundation. (2013) Dynamic systems. [Online]. Available: http://www.scholarpedia.org/article/Dynamical\_systems