# A Practical File In The Subject Of

VLSI Technology & Design (2161101)

## $\begin{array}{c} \text{BACHELOR OF ENGINEERING} \\ \text{in} \\ \text{ELECTRONICS AND COMMUNICATION ENGINEERING} \end{array}$

By

Chaitanya Tejaswi 140080111013

Under The Guidance of Prof Ghansyam Rathod Professor, EC Department.



ELECTRONICS & COMMUNICATION ENGINEERING
DEPARTMENT
BVM ENGINEERING COLLEGE
GUJARAT TECHNOLOGICAL UNIVERSITY
VALLABH VIDYANAGAR-388120
Academic Year- 2016-17

#### CERTIFICATE

This is to certify that the practical file, submitted by *Chaitanya Tejaswi* (140080111013) in the subject of the *VLSI Technology & Design* (2161101) for the Bachelor of Engineering in Electronics and Communication of BVM Engineering College, Vallabh Vidyanagar, Gujarat Technological University, is the record of work carried out by them under my supervision and guidance. In my opinion, the submitted work has reached a level required for being accepted for examination.

**Under The Guidance Of** 

Prof Ghansyam Rathod Professor, EC Department.

ELECTRONICS & COMMUNICATION ENGINEERING
DEPARTMENT
BVM ENGINEERING COLLEGE
GUJARAT TECHNOLOGICAL UNIVERSITY
VALLABH VIDYANAGAR-388120
Academic Year- 2016-17

## **INDEX**

| Sr.No | Practical Aim                                                                                                                                                              | Date | Sign |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|--|
|       | Based on Layout tools                                                                                                                                                      |      |      |  |
| 1     | Introduction to layout design software- Microwind.                                                                                                                         |      |      |  |
| 2     | To Study and implement n-MOS transistor and its V-I characteristic using Microwind.                                                                                        |      |      |  |
| 3     | To Study and implement p-MOS transistor and its V-I characteristic using Microwind.                                                                                        |      |      |  |
| 4     | To Study and implement CMOS Inverter using Microwind.                                                                                                                      |      |      |  |
| 5     | To Study and implement NAND gate using Microwind.                                                                                                                          |      |      |  |
| 6     | To Study and implement NOR gate using Microwind                                                                                                                            |      |      |  |
|       |                                                                                                                                                                            |      |      |  |
|       | Based on VHDL                                                                                                                                                              |      |      |  |
| 1     | Introduction to Hardware Description Language (VHDL), and the use programming tool (Xilinx 14.5).                                                                          |      |      |  |
| 2     | Introduction to Spartan-3A/3AN FPGA Starter Kit Board with its architecture                                                                                                |      |      |  |
| 3     | Design of All basic logic gates and implement on Spartan-3A /3AN FPGA Starter Kit Board.                                                                                   |      |      |  |
| 4     | Design of Half-adder & Full adder circuit with Data–flow & Structural style programming using VHDL.                                                                        |      |      |  |
| 5     | Design of Multiplexer & De-multiplexer with logical operator , with WHEN/ELSE and with WITH/SELECT/WHEN using VHDL                                                         |      |      |  |
| 6     | Design of De-multiplexer with logical operator , with WHEN/ELSE and with WITH/SELECT/WHEN using VHDL                                                                       |      |      |  |
| 7     | Design of Decoder and Encoder with Enable using VHDL                                                                                                                       |      |      |  |
| 8     | Design of S-R, D, J-K and T-flip flop using VHDL.                                                                                                                          |      |      |  |
| 9     | Design a progressive 2-digit decimal counter (0 to 99 then 0), with external asynchronous reset plus binary-coded decimal (BCD) to seven-segment display (SSD) conversion. |      |      |  |

## **Based on Layout tools**

**AIM:** Introduction to layout design software- Microwind.

**SOFTWARE:** Microwind 3.1

## **THEORY:**

Microwind is a windows based VLSI tool designed specially for designing and simulating microelectronic circuits at layout level. The tool features full editing facilities, e.g. copy, cut, paste, duplicate, and move operations. This software also provides various views of the layout such as 2D cross section, 3D process viewer, etc. The software is capable of providing limited simulation facilities as well as by building layouts of some basic devices.

#### **Microwind Editor**

This is the main window of the Microwind. You may cut, past, duplicate, generate matrix of layout, use the layout editor to insert contacts, MOS devices, pads, complex contacts and path in one single click.



Figure 1: Microwind Editor window

#### 2.1 Palette Menu

The palette is located on the right side of the screen. A little tick indicates the current layer. The selected layer by default is a polysilicon (PO). The list of layers is given in figure 2.

- If you remove the tick on the right side of the layer, the layer is switched to protected mode. The Cut, Stretch and Copy commands no longer affect that layer.
- Use "View->Protect all" to protect all layers. The ticks are erased.
- Use "View->Unprotect all" to remove the protection. All layers can be edited.



Figure 2: Palette Menu Window

## 2.2 Navigator Menu

Select □ □ **view**->Navigator window

This menu gives the information about capacitance, resistance, inductance, node name, device properties and detailed electrical properties. Navigator window is shown in figure: 3



Figure 3: Navigator Window

## 2.3 Design Rule Checker

The design rule checker (DRC) scans all the design and verifies that all the minimum design rules are respected. Click on the icon above or on **Analysis** ->**Design Rule Checker** to run the DRC. The errors are highlighted in the display

window, with an appropriate message giving the nature of the error. Details about the position and type of the errors appear on the screen.

#### 2.4 Simulation Results

The "Run Simulation" icon or the command **Simulate -> Start Simulation** both gives access to the automatic extraction and analog simulation of the layout.

- Click on **Voltage vs Time** to obtain the transient analysis of all visible signals. The delay between the selected **start node** and selected **stop node** is computed at VDD/2. You can change the selected **start node** in the node list, in the right upper menu of the window. You can do the same for the selected **stop node**.
- Click on **Voltage and Currents** so as to make all voltage curves appear in the lower window, and the VDD, the VSS and the desired MOS currents appear in the upper window. In that mode, the dissipated power within the simulation is also displayed.
- Click on **Voltage vs. Voltage** to obtain transfer characteristics between the X-axis selected node and the Y-axis selected node. Initially the start node is the first clock or pulse of the node list, and the stop node is the first varying node. This mode is useful for the computing of the Inverter characteristics (commutation point), the DC response of the operational amplifier, or for the Schmitt trigger to see the hysteresis phenomenon. The first simulation computes the value of the **stop node** for **start node** varying from 0 to VDD. The second click on "Simulate" computes the same for **start node** varying from VDD to 0.
- Click on **Frequency & Voltages** so as to make all voltage curves appear in the lower window, and to plot the variation of the switching frequency of one selected signal. This mode is very useful for monitoring the output signal of oscillators.

#### 2.5 Microwind 3D viewer

In the Microwind 3D viewer is used to see the step-by-step fabrication of any portion of layout. See how the contacts and metal layers are created. See the self-aligned diffusion after the polysilicon gate is fabricated. Zoom or shift the drawing at any place



Figure 4: 3D view of a layout

**CONCLUSION:** Thus we got to know about Microwind Software.

**AIM:** To Study and implement n-MOS transistor and its V-I characteristic using Microwind.

**SOFTWARE:** Microwind 3.1

## THEORY:

The n-channel MOS is built using polysilicon as the gate material and N+ diffusion to make the source and drain.



## **Layout Steps**

- Open the Microwind Editor window.
- Select the *Foundry file* from *File* menu. Select "*cmos025.rul*" file. Click open, which is shown in figure 6.
- Click file menu, select 'new' and save it with name "nmos.msk"
- Now you can start to make layout in Microwind with desired process.
- Following are the steps used for the NMOS device:
  - 1. Click on the "show palette" window. This is shown in figure 7
  - 2. From the palette window click on the "N+ diffusion"
  - 3. Draw the  $0.5 \square X1.5 \square$  size of the N+ Diffusion in the Microwind. This is shown in the figure 8.
  - 4. Draw "polysilicon" having length of 0.25 □ □ in the middle of N+ diffusion. It acts as a Gate of NMOS transistor shown in figure 9.
  - 5. Select metal1 from palette window. Draw it on the N+ diffusion separately in order to make ohmic contacts to the Source and Gate of the NMOS transistor. This shown in figure 10.

6. To join the N+ diffusion and metal 1 add the "Contacts N+diff/Metal1, which is shown in figure 11.

7. NMOS transistor layout is complete.



Figure 6: Foundry file selection in Microwind



Figure 7: Palette window in Microwind Editor



Figure 8: N+diffudion



Figure 9: Polysilicon drawn on N+ diffusion



Figure 10:Metal1 shown on N+ diffusion



Figure 11: Contacts N+diff/Metal1 added on Metal1 & N+ diffusion

#### **V-I Characteristics**



**CONCLUSION**: Thus we got to know about implementation & V-I char of nmos using microwind.

**AIM:** To Study and implement p-MOS transistor and its V-I characteristic using Microwind.

**SOFTWARE:** Microwind 3.1

## THEORY:

The p-channel MOS is built using polysilicon as the gate material and P+ diffusion to make the source and drain.



## **Layout Steps**

- Open the Microwind Editor window.
- Select the *Foundry file* from *File* menu. Select "cmos025.rul" file. Click open, which is shown in figure 6.
- Click file menu, select 'new' and save it with name "nmos.msk"
- Now you can start to make layout in Microwind with desired process.
- Following are the steps used for the NMOS device:
  - 1. Click on the "show palette" window. This is shown in figure 7
  - 2. From the palette window click on the "N+ diffusion"
  - 3. Draw the  $0.5 \square X1.5 \square$  size of the N+ Diffusion in the Microwind. This is shown in the figure 8.
  - 4. Draw "polysilicon" having length of  $0.25 \square \square$  in the middle of N+ diffusion. It acts as a Gate of NMOS transistor shown in figure 9.
  - 5. Select metal1 from palette window. Draw it on the N+ diffusion separately in order to make ohmic contacts to the Source and Gate of the NMOS transistor. This shown in figure 10.
  - 6. To join the N+ diffusion and metal 1 add the "Contacts N+diff/Metal1, which is shown in figure 11.
  - 7. NMOS transistor layout is complete.

Similarly you can make the layout of the PMOS transistor as well. The only difference is that you use P+ diffusion instead of N+ and the whole transistor is built inside an N-well



Figure 6: Foundry file selection in Microwind



Figure 7: Palette window in Microwind Editor



Figure 8: N+diffudion



Figure 9: Polysilicon drawn on N+ diffusion



Figure 10:Metal1 shown on N+ diffusion



Figure11: Contacts N+diff/Metal1 added on Metal1 & N+ diffusion



Figure 12: Layout of a pMOS Transistor

## **V-I Characteristics**



**CONCLUSION**: Thus we got to know about implementation & V-I char of nmos using microwind.

**AIM:** To Study and implement CMOS Inverter using Microwind..

**SOFTWARE:** Microwind 3.1

#### THEORY:

1. The inverter is universally accepted as the most basic logic gate doing a Boolean operation on a single input variable. Fig.1 depicts the symbol, truth table and a general structure of a CMOS inverter. As shown, the simple structure consists of a combination of an pMOS transistor at the top and a nMOS transistor at the bottom



2. CMOS is also sometimes referred to as **complementary-symmetry metal-oxide-semiconductor**. The words "complementary-symmetry" refer to the fact that the typical digital design style with CMOS uses complementary and symmetrical pairs of p-type and n-type metal oxide semiconductor field effect transistors (MOSFETs) for logic functions. Two important characteristics of CMOS devices are high noise immunity and low static power consumption. Significant power is only drawn while the transistors in the CMOS device are switching between on and off states. Consequently, CMOS devices do not produce as much waste heat as other forms of logic, for example transistor-transistor logic (TTL) or NMOS logic, which uses all n-channel devices without p-channel devices.

## **Inverter Static Characteristics (VTC)**

1. Digital inverter quality is often measured using the Voltage Transfer Curve (VTC), which is a plot of input vs. output voltage. From such a graph, device parameters including noise tolerance, gain, and operating logic-levels can be obtained.



Voltage Transfer Curve

- 2. Ideally, the voltage transfer curve (VTC) appears as an inverted step-function this would indicate precise switching between on and off but in real devices, a gradual transition region exists. The VTC indicates that for low input voltage, the circuit outputs high voltage; for high input, the output tapers off towards 0 volts. The slope of this transition region is a measure of quality steep (close to -Infinity) slopes yield precise switching. The tolerance to noise can be measured by comparing the minimum input to the maximum output for each region of operation (on / off). This is more explicitly shown in the fig..
- 3. Noise margin: is a parameter intimately related to the transfer characteristics. It allows one to estimate the allowable noise voltage on the input of a gate so that the output will not be affected. Noise margin (also called noise immunity) is specified in terms of two parameters the low noise margin  $N_L$ , and the high noise margin  $N_H$ . Referring to above figure,  $N_L$  is defined as the difference in magnitude between the maximum LOW input voltage recognized by the driven gate and the maximum LOW output voltage of the driving gate. That is,  $N_L = |V_{IL} V_{OL}|$ . Similarly, the value of  $N_H$  is the difference in magnitude between the minimum HIGH output

voltage of the driving gate and the minimum HIGH input voltage recognizable by the driven gate. That is,  $NM_H = |V_{OH} - V_{IH}|$ . Where  $V_{IH}$ : minimum HIGH input voltage,  $V_{IL}$ : maximum LOW input voltage,  $V_{OH}$ : minimum HIGH output voltage,  $V_{OL}$ : maximum LOW output voltage.



Figure 6: Foundry file selection in Microwind



Figure 7: Palette window in Microwind Editor



## **SIMULATION:**

- Click on "Run simulation"
- You will see the desired output of the inverter.
- The output waveform is shown in the given figure: 15



Figure 15: Inverter Output

**CONCLUSION**: Thus we got to know about implementation & V-I char of nmos using microwind.

**AIM:** To Study and implement NAND gate using Microwind.

**SOFTWARE:** Microwind 3.1

## **THEORY:**

A NAND gate is an inverted AND gate. It has the following truth table:



Q = NOT(AANDB)

| Truth Table |         |          |  |  |  |
|-------------|---------|----------|--|--|--|
| Input A     | Input B | Output Q |  |  |  |
| 0           | 0       | 1        |  |  |  |
| 0           | 1       | 1        |  |  |  |
| 1           | 0       | 1        |  |  |  |
| 1           | 1       | 0        |  |  |  |

## **DIAGRAM:**



## **SIMULATION:**



**CONCLUSION:** Thus we can implement the nand gate in microwind & see its characteristics.

**AIM:** To Study and implement NOR gate using Microwind.

**SOFTWARE:** Microwind 3.1

A NOR gate is simply an inverted OR gate. Output is high when neither input A nor input B is high:



 $\mathbf{Q} = \mathsf{NOT}(\ \mathbf{A}\ \mathsf{OR}\ \mathbf{B}\ ) \quad = \begin{aligned} &\mathsf{NOT}\{\ \mathsf{NOT}[\ \mathsf{NOT}(\ \mathbf{A}\ \mathsf{AND}\ \mathbf{A}\ )\ \mathsf{AND}\ \mathsf{NOT}(\ \mathbf{B}\ \mathsf{AND}\ \mathbf{B}\ )]\ \mathsf{AND} \\ &\mathsf{NOT}[\ \mathsf{NOT}(\ \mathbf{A}\ \mathsf{AND}\ \mathbf{A}\ )\ \mathsf{AND}\ \mathsf{NOT}(\ \mathbf{B}\ \mathsf{AND}\ \mathbf{B}\ )]\ \} \end{aligned}$ 

| Truth Table |         |          |  |  |  |
|-------------|---------|----------|--|--|--|
| Input A     | Input B | Output Q |  |  |  |
| 0           | 0       | 1        |  |  |  |
| 0           | 1       | 0        |  |  |  |
| 1           | 0       | 0        |  |  |  |
| 1           | 1       | 0        |  |  |  |

## **DIAGRAM:**



## **SIMULATION:**



**CONCLUSION:** Thus we can implement the nand gate in microwind & see its characteristics.

## **Based on VHDL**

**AIM:** Introduction to various features of Xilinx ISE Design Tools.

**SOFTWARE:** Xilinx ISE 14.5

## **THEORY:**

## Software Overview

• The ISE® Design Suite controls all aspects of the design flow. Through the Project Navigator interface, you can access all of the design entry and design implementation tools. You can also access the files and documents associated with your project.

## **Project Navigator Interface**

- By default, the Project Navigator interface is divided into four panel subwindows, as seen in the figure. On the top left are the Start, Design, Files, and Libraries panels, which include display and access to the source files in the project as well as access to running processes for the currently selected source.
- The Start panel provides quick access to opening projects as well as frequently access reference material, documentation and tutorials.
- At the bottom of the Project Navigator are the Console, Errors, and Warnings panels, which display status messages, errors, and warnings.
- To the right is a multi-document interface (MDI) window referred to as the Workspace.
- The Workspace enables you to view design reports, text files, schematics, and simulation waveforms.
- Each window can be resized, undocked from Project Navigator, moved to a
  new location within the main Project Navigator window, tiled, layered, or
  closed. You can use the View > Panels menu commands to open or close
  panels. You can use the Layout > Load Default Layout to restore the
  default window layout. These windows are discussed in more detail in the
  following sections.



**Project Navigator** 

## **Design Panel**

The Design panel provides access to the View, Hierarchy, and Processes panes.

## • View Pane

→ The View pane radio buttons enable you to view the source modules associated with the Implementation or Simulation Design View in the Hierarchy pane. If you select Simulation, you must select a simulation phase from the drop-down list.

## • <u>Hierarchy Pane</u>

- → The Hierarchy pane displays the project name, the target device, user documents, and design source files associated with the selected Design View. The View pane at the top of the Design panel allows you to view only those source files associated with the selected Design View, such as Implementation or Simulation.
- ♣ Each file in the Hierarchy pane has an associated icon. The icon indicates the file type (HDL file, schematic, core, or text file, for example). For a complete list of possible source types and their associated icons, see the "Source File Types" topic in the ISE Help. From Project Navigator, select Help > Help Topics to view the ISE Help.
- → If a file contains lower levels of hierarchy, the icon has a plus symbol (+) to the left of the name. You can expand the hierarchy by clicking the plus symbol (+). You can open a file for editing by double-clicking on the filename.

#### Processes Pane

The Processes pane is context sensitive, and it changes based upon the source type selected in the Sources pane and the top-level source in your project. From the Processes pane, you can run the functions necessary to define, run, and analyze your design. The Processes pane provides access to the following functions:

## Design Summary/Reports

Provides access to design reports, messages, and summary of results data. Message filtering can also be performed.

## Design Utilities

Provides access to symbol generation, instantiation templates, viewing command line history, and simulation library compilation.

#### User Constraints

Provides access to editing location and timing constraints.

## Synthesis

Provides access to Check Syntax, Synthesis, View RTL or Technology Schematic, and synthesis reports. Available processes vary depending on the synthesis tools you use.

## Implement Design

Provides access to implementation tools and post-implementation analysis tools.

## Generate Programming File

Provides access to bitstream generation.

## Configure Target Device

Provides access to configuration tools for creating programming files and programming the device.

#### Files Panel

The Files panel provides a flat, sortable list of all the source files in the project. Files can be sorted by any of the columns in the view. Properties for each file can be viewed and modified by right-clicking on the file and selecting Source Properties.

#### **Libraries Panel**

The Libraries panel enables you to manage HDL libraries and their associated HDL source files. You can create, view, and edit libraries and their associated sources.

#### **Console Panel**

The Console provides all standard output from processes run from Project Navigator. It displays errors, warnings, and information messages. Errors are signified by a red X next to the message; while warnings have a yellow exclamation mark (!).

#### **Errors Panel**

The Errors panel displays only error messages

## **Warnings Panel**

The Warnings panel displays only warning messages.

## Workspace

• The Workspace is where design editors, viewers, and analysis tools open. These include ISE Text Editor, Schematic Editor, Constraint Editor, Design

- Summary/Report Viewer, RTL and Technology Viewers, and Timing Analyzer.
- Other tools such as the PlanAheadTM tool for I/O planning and floorplanning ISim, third-party text editors, XPower Analyzer, and iMPACT open in separate windows outside the main Project Navigator environment when invoked.

## **Design Summary/Report Viewer**

- The Design Summary provides a summary of key design data as well as access to all of the messages and detailed reports from the synthesis and implementation tools.
- The summary lists high-level information about your project, including overview information, a device utilization summary, performance data gathered from the Place and Route (PAR) report, constraints information, and summary information from all reports with links to the individual reports.
- A link to the System Settings report provides information on environment variables and tool settings used during the design implementation. Messaging features such as message filtering, tagging, and incremental messaging are also available from this view.

## **Starting the ISE Design Suite**

• To start the ISE Design Suite, double-click the **Project Navigator** icon on your desktop, or select **Start > All Programs > Xilinx ISE Design Suite > Xilinx Design Suite 14 > ISE Design Tools > Project Navigator**.



## **Creating a New Project**

To create a new project using the New Project Wizard, do the following:

From Project Navigator, select File > New Project.
 The New Project Wizard appears.



**New Project Wizard--Create New Project Page** 

- 2. In the Location field, browse to the directory in which you installed the project.
- 3. In the Name field, enter wtut\_vhd or wtut\_ver.
- 4. Verify that **HDL** is selected as the Top-Level Source Type, and click **Next**. The New Project Wizard--Device Properties page appears.



**New Project Wizard--Device Properties Page** 

- 5. Select the following values in the New Project Wizard--Device Properties page:
  - Product Category: All
  - Family: Spartan3A and Spartan3AN
  - Device: XC3S700APackage: FG484
  - Speed: -4
  - Synthesis Tool: XST (VHDL/Verilog)
  - Simulator: ISim (VHDL/Verilog)
  - Preferred Language: VHDL or Verilog depending on preference. This will
  - determine the default language for all processes that generate HDL files. Other properties can be left at their default values.
- 6. Click **Next**, then **Finish** to complete the project creation.

## **Creating an HDL-Based Module**

- Next, we create a module from HDL code. With the ISE Design Suite, you can easily create modules from HDL code using the ISE Text Editor. The HDL code is then connected to your top-level HDL design through instantiation and is compiled with the rest of the design.
- We define a new HDL module. This macro will be used to debounce the **strtstop**, **mode** and **lap\_load** inputs.
- Using the New Source Wizard and ISE Text Editor
  - ♣ In this section, you create a file using the New Source wizard, specifying the name and ports of the component. The resulting HDL file is then modified in the ISE Text Editor.
  - **♣** To create the source file, do the following:
  - 1. Select **Project** > **New Source**.

The New Source Wizard opens in which you specify the type of source you want to create.



New Source Wizard—Select Source Type Page

- 2. In the **Select Source Type** page, select **VHDL Module**.
- 3. In the **File Name** field, enter *debounce*.
- 4. Click Next.
- 5. In the **Define Module** page, enter two input ports named *sig\_in* and *clk* and an output port named *sig\_out* for the *debounce* component as follows:
  - · In the first three **Port Name** fields, enter *sig\_in*, *clk* and *sig\_out*.
  - Set the Direction field to input for sig\_in and clk and to output for sig\_out.
  - · Leave the **Bus designation** boxes unchecked.
- 7. Click **Next** to view a description of the module.
- 8. Click **Finish** to open the empty HDL file in the **ISE Text Editor**.



**New Source Wizard--Define Module Page** 

```
Module Name:
                                 debounce - Behavioral
           Project Name:
       -- Target Devices:
       -- Tool versions:
       -- Description:
       -- Dependencies:
13
      -- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
18
19
     library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
20
21
25
        --- Uncomment the following library declaration if instantiating
      ---- any Xilinx primitives in this code.
--library UNISIE;
2B
29
30
     --use UNISIN.VComponents.all;
     entity debounce is
            Port ( sig_in : in STD_LOGIC;
clk : in STD_LOGIC;
sig_out : out STD_LOGIC);
32
33
     end debounce;
36
     architecture Behavioral of debounce is
37
38
39
     begin
40
      end Behavioral;
```

**VHDL File in ISE Text Editor** 

**CONCLUSION:** In doing this practical, we have familiarized ourselves to the ISE Design Suite and the Project Navigator interface.

#### **PRACTICAL: 2**

**AIM:** Implementation of basic logic gates and their testing.

**SOFTWARE:** Xilinx ISE 14.5

#### THEORY:

- A logic gate is an elementary building block of a digital circuit. Most logic gates have two inputs and one output. At any given moment, every terminal is in one of the two binary conditions low (0) or high (1), represented by different voltage levels. The logic state of a terminal can, and generally does, change often, as the circuit processes data. In most logic gates, the low state is approximately zero volts (0 V), while the high state is approximately five volts positive (+5 V).
- There are seven basic logic gates: AND, OR, XOR, NOT, NAND, NOR, and XNOR.
- Truth-tables for all these gates are given on the following page.

# Logic Gates

| )R   | B                | ķ      | X 1 0 0 1                                        |
|------|------------------|--------|--------------------------------------------------|
| XNOR | $A \oplus B$     |        | 1 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1          |
| ~    | 8                |        | X 0 1 1 0                                        |
| XOR  | $A \oplus B$     |        | 1 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1          |
| ~    | 100              |        | × - 0 0 0                                        |
| NOR  | $\overline{A+B}$ |        | <b>B</b> A 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |
|      | A+B              |        | X 0                                              |
| OR   |                  |        | <b>B A</b> 0 0 0 1 1 0 1 1 1                     |
| Q    | AB               | 4      | X 0                                              |
| NAND |                  |        | 1 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1          |
|      | AB               | ×      | X 0 0 0 T                                        |
| AND  |                  |        | <b>B A</b> 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |
| NOT  | A A              | × - 0  |                                                  |
|      |                  |        | <b>A</b> 0 1                                     |
| Name | Alg. Expr.       | Symbol | Truth                                            |

## **PROGRAM:** (For NOT Gate)

```
--VHDL Code for NOT-Gate
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity notgate is
    Port ( A : in STD_LOGIC;
        B : out STD_LOGIC);
end notgate;
architecture Behavioral of notgate is
begin
    B <= not A;
end Behavioral;</pre>
```

# **RTL VIEW:** (For NOT Gate)



# **TECH VIEW:** (For NOT Gate)



# **GRAPH:** (For NOT Gate)



## **PROGRAM:** (For all basic gates)

```
--VHDL Code for Basic Gates
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity Gate_Logic is
    Port (\overline{A}: in STD LOGIC;
             B : in STD LOGIC;
             Y : out STD LOGIC VECTOR (5 downto 0));
end Gate Logic;
architecture Behavioral of Gate Logic is
begin
     Y(0) \le A \text{ or } B;
     Y(1) \le A \text{ and } B;
     Y(2) \le A \text{ nor } B;
     Y(3) \le A \text{ nand } B;
     Y(4) \le A \text{ xor } B;
     Y(5) \le A \times B;
end Behavioral;
```

RTL VIEW: (For all basic gates)



**TECH VIEW:** (For all basic gates)



# **GRAPH:** (For all basic gates)



**CONCLUSION:** In doing this practical, we have learnt VHDL programming of all basic logic gates using the Project Navigator interface.

#### PRACTICAL: 3

**AIM:** Implementation of adder circuits and their testing.

**SOFTWARE:** Xilinx ISE 14.5

#### **THEORY:**

#### Half Adder

• The half adder adds two single binary digits A and B. It has two outputs, sum (S) and carry (C). The carry signal represents an overflow into the next digit of a multi-digit addition. The value of the sum in decimal system is sum = 2C + S. The simplest half-adder design, pictured on the right, incorporates an XOR gate for S and an AND gate for C. With the addition of an OR gate to combine their carry outputs, two half adders can be combined to make a full adder. The half adder adds two input bits and generates a carry and sum, which are the two outputs of a half adder. The input variables of a half adder are called the augend and addend bits. The output variables are the sum and carry.

#### **Full Adder**

• A full adder adds binary numbers and accounts for values carried in as well as out. A one-bit full adder adds three one-bit numbers, often written as A,B and  $C_{in}$ ; A and B are the operands, and  $C_{in}$  is a bit carried in from the previous less-significant stage. The full adder is usually a component in a cascade of adders, which add 8, 16, 32, etc. bit binary numbers. The circuit produces a two-bit output. Output carry and sum typically represented by the signals  $C_{out}$  and S, where  $sum = 2 \times C_{out} + S$  in decimal system.



|   | Truth Tab | ne  |
|---|-----------|-----|
| A | В         | SUM |
| 0 | 0         | 0   |
| 0 | 1         | 1   |
| 1 | 0         | 1   |
| 1 | 1         | 0   |

**Half-Adder Truth Table** 

| - | Input |     | Out | put   |
|---|-------|-----|-----|-------|
| Α | В     | Cin | Sum | Carry |
| 0 | 0     | 0   | 0   | 0     |
| 0 | 0     | 1   | 1   | 0     |
| 0 | 1     | 0   | 1   | 0     |
| 0 | 1     | 1   | 0   | 1     |
| 1 | 0     | 0   | 1   | 0     |
| 1 | 0     | 1   | 0   | 1     |
| 1 | 1     | 0   | 0   | 1     |
| 1 | 1     | 1   | 1   | 1     |

Full-Adder Truth Table

#### **PROGRAM:**

```
--VHDL Code for Full Adder
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity FullAdder is
    Port ( A : in STD LOGIC;
           B : in STD LOGIC;
           Cin : in STD LOGIC;
           Sum : out STD LOGIC;
           Cout : out STD LOGIC);
end FullAdder;
architecture Behavioral of FullAdder is
begin
    Sum <= A xor B xor Cin;
    Cout <= (A and B) or (A and Cin) or (B and Cin);
end Behavioral;
```

## **RTL VIEW:**



# **TECH VIEW:**



~ 54 ~

## **GRAPH:**



**CONCLUSION:** In doing this practical, we have learnt VHDL programming of full adder circuit using the Project Navigator interface.

#### PRACTICAL: 4

**AIM:** Implementation of 4x1 multiplexer and its testing.

**SOFTWARE:** Xilinx ISE 14.5

#### THEORY:

#### Multiplexer (MUX)

- The operation of sending one or more analog or digital signals over a common transmission line at different times or speeds is known as multiplexing, and the device used to do this is known as Multiplexer.
- The multiplexer, shortened to "MUX" is a combinational logic circuit designed to switch one of several input lines through to a single common output line by the application of a control signal.
- MUXs, can be either digital circuits made from high speed logic gates used to switch digital or binary data or they can be analog types using transistors, MOSFET's or relays to switch one of the voltage or current inputs through to a single output.
- The Boolean expression for this 4-to-1 Multiplexer above with inputs A to D and data select lines a, b is given as:

$$Q = abA + abB + abC + abD$$

- In this example at any instant of time only ONE of the four analogue switches is closed, connecting only one of the input lines A to D to the single output at Q.
- As to which switch is closed depends upon the addressing input code on lines "a" and "b", so for this example to select input B to the output at Q, the binary input address would need to be "a" = logic "1" and "b" = logic "0".



4:1 Multiplexer

#### **PROGRAM:**

```
--VHDL Code for 4:1 Multiplexer
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
use IEEE.STD LOGIC ARITH.ALL;
entity mux 4x1 is
    Port (A: in STD LOGIC VECTOR (3 downto 0);
           S: in STD LOGIC VECTOR (1 downto 0);
           Y : out STD LOGIC);
end mux 4x1;
architecture Behavioral of mux 4x1 is
    begin
        process (S,A)
             begin
                 case S is
                 when "00" => Y <= A(0);
                 when "01" => Y <= A(1);
                 when "10" \Rightarrow Y \iff A(2);
                 when "11" => Y <= A(3);
                 when others => Y <= 'Z';
                 end case;
             end process;
                       end Behavioral;
```

## **RTL VIEW:**



## **TECH VIEW:**



## **GRAPH:**



**CONCLUSION:** In doing this practical, we have learnt VHDL programming of 4x1 multiplexer using the Project Navigator interface.

#### **PRACTICAL: 5**

**AIM:** Design of Multiplexer & De-multiplexer with logical operator , with WHEN/ELSE and with WITH/SELECT/WHEN using VHDL.

**SOFTWARE:** Xilinx ISE 14.5

#### **THEORY:**

## **DeMultiplexer (DeMUX)**

- The Demultiplexer or "Demux" for short, is the exact opposite of the Multiplexer.
- The Demux takes one single input data line and then switches it to any one of a number of individual output lines one at a time.
- The Demux converts a serial data signal at the input to a parallel data at its output lines as shown below.
- The Boolean expression for this 1-to-4 Demultiplexer above with outputs *A* to *D* and data select lines a, b is given as:

$$F = abA + abB + abC + abD$$



# 1:4 DeMultiplexer



| В | Α | D0 | D1 | D2 | D3 |
|---|---|----|----|----|----|
| 0 | 0 | Х  | 0  | 0  | 0  |
| 0 | 1 | 0  | Х  | 0  | 0  |
| 1 | 0 | 0  | 0  | х  | 0  |
| 1 | 1 | 0  | 0  | 0  | х  |

#### **PROGRAM:**

```
--VHDL Code for 1:4 Demultiplexer
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
use IEEE.STD LOGIC ARITH.ALL;
entity demux 1x4 is
    Port ( A : in STD LOGIC;
           S : in STD LOGIC VECTOR (1 downto 0);
           Y: out STD LOGIC VECTOR (3 downto 0));
end demux 1x4;
architecture Behavioral of demux 1x4 is
begin
    process (A,S)
            begin
                 Y <= "0000";
                 case S is
                     when "00" => Y(0) <= A;
                     when "01" => Y(1) <= A;
                     when "10" => Y(2) <= A;
                     when "11" => Y(3) <= A;
                     when others => Y <= "ZZZZ";
                 end case;
             end process;
end Behavioral;
```

# **RTL VIEW:**



# **TECH VIEW:**



## **GRAPH:**



**CONCLUSION:** In doing this practical, we have learnt VHDL programming of 1x4 demultiplexer using the Project Navigator interface.

#### **PRACTICAL: 6**

**AIM:** Design of De-multiplexer with logical operator , with WHEN/ELSE and with WITH/SELECT/WHEN using VHDL

**SOFTWARE:** Xilinx ISE 14.5

#### **THEORY:**

### **DeMultiplexer (DeMUX)**

- The Demultiplexer or "Demux" for short, is the exact opposite of the Multiplexer.
- The Demux takes one single input data line and then switches it to any one of a number of individual output lines one at a time.
- The Demux converts a serial data signal at the input to a parallel data at its output lines as shown below.
- The Boolean expression for this 1-to-4 Demultiplexer above with outputs *A* to *D* and data select lines a, b is given as:

$$F = abA + abB + abC + abD$$



# 1:4 DeMultiplexer



| В | А | D0 | D1 | D2 | D3 |
|---|---|----|----|----|----|
| 0 | 0 | Х  | 0  | 0  | 0  |
| 0 | 1 | 0  | Х  | 0  | 0  |
| 1 | 0 | 0  | 0  | х  | 0  |
| 1 | 1 | 0  | 0  | 0  | х  |

#### **PROGRAM:**

```
--VHDL Code for 1:4 Demultiplexer
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
use IEEE.STD LOGIC ARITH.ALL;
entity demux 1x4 is
    Port ( A : in STD LOGIC;
           S : in STD LOGIC VECTOR (1 downto 0);
           Y: out STD LOGIC VECTOR (3 downto 0));
end demux 1x4;
architecture Behavioral of demux 1x4 is
begin
    process (A,S)
            begin
                 Y <= "0000";
                 case S is
                     when "00" => Y(0) <= A;
                     when "01" => Y(1) <= A;
                     when "10" => Y(2) <= A;
                     when "11" => Y(3) <= A;
                     when others => Y <= "ZZZZ";
                 end case;
             end process;
end Behavioral;
```

# **RTL VIEW:**



# **TECH VIEW:**



## **GRAPH:**



**CONCLUSION:** In doing this practical, we have learnt VHDL programming of 1x4 demultiplexer using the Project Navigator interface.

#### **PRACTICAL: 7**

**AIM:** Design of Decoder and Encoder with Enable using VHDL.

**SOFTWARE:** Xilinx ISE 14.5

#### THEORY:

#### **Encoder**

An encoder is a combinational logic circuit that essentially performs a "reverse" of decoder functions. An encoder accepts an active level on one of its inputs, representing digit, such as a decimal or octal digits, and converts it to a coded output such as BCD or binary.

# 8:3 ENCODER





#### **DECODER**

A decoder is an important functional component in digital system. It allows us to detect different combination of binary encoded bits into distinct codes. It has n

inputs and 2<sup>n</sup>. That means if we have 3 inputs then we have 8 outputs.

Application of decoder includes address decoding, BCD to SSD(Seven Segment Decoder) and realization of any combinational functional with addition of OR gates. Popular decoder example is 74LS138 decoder which is 3 to 8 decoder. This 74LS138 decoder is used in decoding address of chips.

Here we show design of 3 to 8 decoder in VHDL language using structural and behavioral modeling. We show five different VHDL model realization of the 3 to 8 decoder.

The first one is structural code and the remaining four are behavioral VHDL models. The four behavioral VHDL code are based on the two concurrent statements(when else and with-select-when) and two are based on sequential statement(if-elsif-else) and case-when statements.

| Inputs |      |      | Outputs |       |       |       |       |       |       |      |
|--------|------|------|---------|-------|-------|-------|-------|-------|-------|------|
| din2   | din1 | din0 | dout7   | dout6 | dout5 | dout4 | dout3 | dout2 | dout1 | dout |
| 0      | 0    | 0    | 0       | 0     | 0     | 0     | 0     | 0     | 0     | 1    |
| 0      | 0    | 1    | 0       | 0     | 0     | 0     | 0     | 0     | 1     | 0    |
| 0      | 1    | 0    | 0       | 0     | 0     | 0     | 0     | 1     | 0     | 0    |
| 0      | 1    | 1    | 0       | 0     | 0     | 0     | 1     | 0     | 0     | 0    |
| 1      | 0    | 0    | 0       | 0     | 0     | 1     | 0     | 0     | 0     | 0    |
| 1      | 0    | 1    | 0       | 0     | 1     | 0     | 0     | 0     | 0     | 0    |
| 1      | 1    | 0    | 0       | 1     | 0     | 0     | 0     | 0     | 0     | 0    |
| 1      | 1    | 1    | 1       | 0     | 0     | 0     | 0     | 0     | 0     | 0    |

#### **PROGRAM:**

```
--VHDL Code for Encoder
library IEEE;
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity encoder83 is
    Port (d: in std logic vector (7 downto 0);
         x: out std logic vector (2 downto 0));
         end encoder83;
architecture Behavioral of encoder83 is
begin
    Process (d)
    begin
         case d is
              when "00000001" =>x (2 downto 0) <= "000";
              when "00000010" =>x (2 downto 1)<="00";
x(0) \le 1';
              when "00000100" \Rightarrow x(2)<='0';
x(1) \le '1'; x(0) \le '0';
              when "00001000" \Rightarrow x(2)<='0'; x(1 downto
0) <="11";
              when "00010000" \Rightarrow x(2)<='1'; x(1 downto
0) <= "00";
              when "00100000" \Rightarrow x(2)<='1';
x(1) \le '0'; x(0) \le '1';
              when "01000000" \Rightarrow x(2 downto 1)<="11";
x(0) \le 0;
              when others \Rightarrow x(2 downto 0)<="111";
         end case;
    end process;
end Behavioral;
```

#### **RTL VIEW:**



# **TECH VIEW:**



## **GRAPH:**



#### **PROGRAM:**

```
--VHDL Code for Decoder
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity encoder8x3 is
    Port ( A : in STD LOGIC VECTOR (7 downto 0);
           B: out STD LOGIC VECTOR (2 downto 0);
           EN : in STD LOGIC);
end encoder8x3;
architecture Behavioral of encoder8x3 is
begin
    process (A, EN)
         begin
             if EN \le 0' then B \le 000';
             else
                  case A is
                       when"0000001"=>
                           B(2 \text{ downto } 0) \le "000";
                       when"00000010"=>
                           B(2) \le '0'; B(1) \le '0'; B(0)
<= '1';
                       when"00000100"=>
                           B(2) \le '0'; B(1) \le '1'; B(0)
<= '0';
                       when"00001000"=>
                           B(2) \le '0'; B(1) \le '1'; B(0)
<= '1';
                       when"00010000"=>
                           B(2) \le '1'; B(1) \le '0'; B(0)
<= '0';
```

# **RTL VIEW:**



# **TECH VIEW:**



## **GRAPH:**



**CONCLUSION:** In doing this practical, we have learnt VHDL programming of encoder and decoder using the Project Navigator interface.

#### **PRACTICAL: 8**

**AIM:** Design of Decoder and Encoder with Enable using VHDL.

**SOFTWARE:** Xilinx ISE 14.5

### **THEORY:**

## **SR FlipFlop**

A flip-flop circuit can be constructed from two NAND gates or two NOR gates. These flip-flops are shown in Figure. Each flip-flop has two outputs, Q and Q', and two inputs, set and reset. This type of flip-flop is referred to as an SR flip-flop.



| Q | S | R | Q(T+1)  |
|---|---|---|---------|
| 0 | 0 | 0 | 0       |
| 0 | 0 | 1 | 0       |
| 0 | 1 | 0 | 1       |
| 0 | 1 | 1 | UNKNOWN |
| 1 | 0 | 0 | 1       |
| 1 | 0 | 1 | 0       |
| 1 | 1 | 0 | 1       |
| 1 | 1 | 1 | UNKNOWN |

#### **D** FlipFlop

The D flip-flop shown in figure is a modification of the clocked SR flip-flop. The D input goes directly into the S input and the complement of the D input goes to the R input. The D input is sampled during the occurrence of a clock pulse. If it is 1, the flip-flop is switched to the set state (unless it was already set). If it is 0, the flip-flop switches to the clear state.



| Q | D | Q(T+1) |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 0      |
| 1 | 1 | 1      |

## JK FlipFlop

A JK flip-flop is a refinement of the SR flip-flop in that the indeterminate state of the SR type is defined in the JK type. Inputs J and K behave like inputs S and R to set and clear the flip-flop (note that in a JK flip-flop, the letter J is for set and the letter K is for clear).



| Q | J | К | Q(T+1) |
|---|---|---|--------|
| 0 | 0 | 0 | 0      |
| 0 | 0 | 1 | 0      |
| 0 | 1 | 0 | 1      |
| 0 | 1 | 1 | 1      |
| 1 | 0 | 0 | 1      |
| 1 | 0 | 1 | 0      |
| 1 | 1 | 0 | 1      |
| 1 | 1 | 1 | 0      |

#### **PROGRAM:**

```
--VHDL Code for D-FlipFlop
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity dFF is
    Port ( D : in STD LOGIC;
       Q : out STD LOGIC;
      Q0 : out STD LOGIC;
         CLK : in STD LOGIC);
end dFF;
architecture Behavioral of dFF is
begin
    process(D,CLK)
         begin
             if CLK = '1' and CLK event) then
                  Q \leftarrow D; Q0 \leftarrow not D;
    end process;
end Behavioral;
```

## **RTL VIEW:**



## **TECH VIEW:**



## **GRAPH:**



#### **PROGRAM:**

```
--VHDL Code for JK-FlipFlop
library ieee;
use ieee.std logic 1164.all;
use ieee.std logic arith.all;
use ieee.std logic unsigned.all;
entity JK FF is
    PORT ( J, K, CLOCK: in std logic;
         Q, QB: out std logic);
end JK FF;
Architecture behavioral of JK FF is
begin
    process(CLOCK)
    variable TMP: std logic;
    begin
         if (CLOCK='1' and CLOCK'EVENT) then
             if (J='0') and K='0') then
                  TMP:=TMP;
             elsif(J='1' and K='1') then
                  TMP:= not TMP;
             elsif(J='0' and K='1') then
                  TMP:='0';
             else
                  TMP:='1';
             end if;
         end if;
         Q \le TMP;
         Q <=not TMP;
    end process;
end behavioral;
```

# **RTL VIEW:**



# **TECH VIEW:**



## **GRAPH:**



**CONCLUSION:** In doing this practical, we have learnt VHDL programming of SR, D, and JK flipflops using the Project Navigator interface.

#### **PRACTICAL: 9**

**AIM:** Design a progressive 2-digit decimal counter (0 to 99 then 0), with external asynchronous reset plus binary-coded decimal (BCD) to seven-segment display (SSD) conversion.

**APPARATUS:** Xilinx ISE 14.5

#### THEORY:

Each segment of a seven-segment display is a small light-emitting diode (LED) or liquid-crystal display (LCD), and - as is shown below - a decimal number is indicated by lighting a particular combination of the LED's or LCD's elements:



Bindary-coded-decimal (BCD) is a common way of encoding decimal numbers with 4 binary bits as shown below:

| Decimal digit | 0    | 1    | 2    | 3    | 4    |
|---------------|------|------|------|------|------|
| BCD code      | 0000 | 0001 | 0010 | 0011 | 0100 |
| Decimal digit | 5    | 6    | 7    | 8    | 9    |
| BCD code      | 0101 | 0110 | 0111 | 1000 | 1001 |

Your job for this lab is to design and test a circuit to convert a 4-bit BCD signal into a 7-bit control signal according to the following figure and table:



| abcdefg |
|---------|
| 000001  |
| 1001111 |
| 0010010 |
| 0000110 |
| 1001100 |
| 0100100 |
| 010000  |
| 0001111 |
| 000000  |
| 0000100 |
|         |

## **BLOCK DIAGRAM**



#### **PROGRAM:**

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
use IEEE.STD LOGIC ARITH.ALL;
use IEEE.STD LOGIC UNSIGNED.ALL;
entity test is
port (
      clk : in std logic;
        bcd : in std logic vector(3 downto 0);
--BCD input
        segment7 : out std logic vector(6 downto 0)
-- 7 bit decoded output.
    );
end test;
--'a' corresponds to MSB of segment7 and g corresponds
--to LSB of segment7.
architecture Behavioral of test is
begin
process (clk,bcd)
BEGIN
if (clk'event and clk='1') then
case bcd is
```

```
when "0000"=> segment7 <="0000001"; -- '0'
when "0001"=> segment7 <="1001111"; -- '1'
when "0010"=> segment7 <="0010010"; -- '2'
when "0011"=> segment7 <="0000110"; -- '3'
when "0100"=> segment7 <="1001100"; -- '4'
when "0101"=> segment7 <="0100100"; -- '5'
when "0110"=> segment7 <="0100000"; -- '6'
when "0111"=> segment7 <="0001111"; -- '7'
when "1000"=> segment7 <="0000000"; -- '8'
when "1001"=> segment7 <="0000100"; -- '9'
 --nothing is displayed when a number more than 9 is
given as input.
when others=> segment7 <="1111111";
end case;
end if;
end process;
end Behavioral;
```

#### **SIMULATION:**



**CONCLUSION:** In doing this practical, we have learnt VHDL programming of Mod-100 counter using the Project Navigator interface.