# Programming Modern Processors (2) && Parallel Architectures

Hung-Wei Tseng

#### Recap: Three pipeline hazards

- Structural hazards resource conflicts cannot support simultaneous execution of instructions in the pipeline
- Control hazards the PC can be changed by an instruction in the pipeline
- Data hazards an instruction depending on a the result that's not yet generated or propagated when the instruction needs that

# Recap: addressing hazards

- Structural hazards
  - Stall
  - Modify hardware design
- Control hazards
  - Stall
  - Static prediction
  - Dynamic prediction
- Data Hazards
  - Stall
  - Data forwarding
  - Dynamic instruction scheduling

# AMD Zen 2 (RyZen 3000 Series)



Recap: Intel Skylake



Figure 4. Skylake core block diagram.

#### Recap: Intel Alder Lake



#### Summary: Characteristics of modern processor architectures

- Multiple-issue pipelines with multiple functional units available
  - Multiple ALUs
  - Multiple Load/store units
  - Dynamic OoO scheduling to reorder instructions whenever possible
- Cache
- Branch predictors

#### Five implementations

Which of the following implementations will perform the best on modern pipeline

processors?

```
inline int popcount(uint64_t x){
  int c=0;
  while(x) {
      c += x & 1;
      x = x >> 1;
    }
  return c;
}
```

```
inline int popcount(uint64_t x) {
    int c = 0;
    int table[16] = {0, 1, 1, 2, 1,
2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
    while(x) {
        c += table[(x & 0xF)];
        x = x >> 4;
    }
    return c;
}
```

```
inline int popcount(uint64_t x) {
  int c = 0;
  while(x) {
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
}
```

```
fline int popcount(uint64_t x) {
    int c = 0;
    int table[16] = {0, 1, 1, 2, 1,
    2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
    for (uint64_t i = 0; i < 16; i++)
    {
        c += table[(x & 0xF)];
        x = x >> 4;
    }
    return c;
}
```

```
inline int popcount(uint64 t x) {
     int c = 0:
     for (uint64 t i = 0; i < 16; i++)
         switch((x \& 0xF))
             case 1: c+=1; break;
             case 2: c+=1; break;
             case 3: c+=2; break;
             case 4: c+=1; break;
             case 5: c+=2; break;
             case 6: c+=2; break;
             case 7: c+=3; break;
             case 8: c+=1; break;
             case 9: c+=2; break;
             case 10: c+=2; break;
             case 11: c+=3; break;
             case 12: c+=2; break;
             case 13: c+=3; break;
             case 14: c+=3; break;
             case 15: c+=4; break;
             default: break;
         x = x >> 4;
     return c;
```

#### Why is B better than A?

```
inline int popcount(uint64_t x){
   int c=0;
   while(x) {
        c += x & 1;
        x = x >> 1;
     }
   return c;
}
```

```
inline int popcount(uint64_t x) {
  int c = 0;
  while(x) {
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
    c += x & 1;
    x = x >> 1;
}
return c;
}
```

```
compiler reorder
                                    instructions and rename
                   %eax %ecx
           movl
                                       registers to mitigate
                    $1, %ecx
           andl
                                     hazards and exploit ILP
                    %ecx, %edx
           addl
           shrq
                   %rax
                                      %ecx, %eax
                              movl
           jne
                    .L6
                                      $1, %eax
                              andl
                              addl
           5*n instructions
                                      %edx, %eax
                                      %rcx, %rdx
                              movq
                              shrq
                                     %rdx
                                      $1, %edx
                              andl
                              addl
                                      %eax, %edx
                                      %rcx, %rax
                              movq
                                     $2, %rax
                              shrq
                                      $1, %eax
                              andl
                              addl
                                      %edx, %eax
                                      %rcx, %rdx
                              movq
15*(n/4) = 3.75*n instructions
                                     $3, %rdx
                              shrq
                                      $1, %edx
                              andl
                              addl
                                     %eax, %edx
                                      $4, %rcx
                              shrq
                                      .L6
                              jne
```

Only one branch for four iterations in A

#### Why is B better than A?

- How many of the following statements explains the reason why B outperforms A with compiler optimizations
  - B has lower dynamic instruction count than A
  - ② B has significantly lower branch mis-prediction rate than A
  - B has significantly fewer branch instructions than A
  - B can incur fewer data hazards
  - A. 0
  - B. 1
  - C. 2
  - D. 3
    - E. 4

```
inline int popcount(uint64_t x){
  int c=0;
  while(x) {
    c += x & 1;
    x = x >> 1;
  }
  return c;
}
```

#### **Outline**

- Programming on Modern Processors (cont.)
- Multithreaded architectures

# Performance Programming on Modern Processors (cont.)

#### Why is C better than B?

- How many of the following statements explains the reason why B outperforms C with compiler optimizations
  - ① C has lower dynamic instruction count than B
  - ② C has significantly lower branch mis-prediction rate than B
  - ③ C has significantly fewer branch instructions than B

  - A. 0
  - B. 1
  - C. 2
  - D. 3
  - E. 4

```
inline int popcount(uint64_t x) {
    int c = 0;
    int table[16] = {0, 1, 1, 2, 1,
    2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
    while(x) {
        c += table[(x & 0xF)];
        x = x >> 4;
    }
    return c;
}
```

# Why is C better than B?

 How many of the following statements explains the reason why B outperforms C with compiler optimizations

C has lower dynamic instruction count than B conly needs one load, one shift, the same amount of iterations

② C has significantly lower branch mis-prediction rate than B

—the same number being predicted. ③ C has significantly fewer branch instructions than B —the same amount of branches

4 C can incur fewer data hazards

— Probably not. In fact, the load may have negative

effect without architectural supports

A. 0

D. 3

```
inline int popcount(uint64_t x) {
        int c = 0;
        int table[16] = \{0, 1, 1, 2, 1,
   2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
        while(x)
0
            c += table[(x & 0xF)];
            x = x \gg 4;
        return c;
```

```
inline int popcount(uint64_t x) {
   int c = 0;
   while(x)
     c += x & 1;
     x = x \gg 1;
     c += x \& 1;
     x = x \gg 1;
     c += x \& 1;
     x = x >> 1;
     c += x & 1;
     x = x \gg 1;
   return c;
```

#### Why is D better than C?

- How many of the following statements explains the main reason why B outperforms C with compiler optimizations
  - ① D has lower dynamic instruction count than C
  - ② D has significantly lower branch mis-prediction rate than C
  - ③ D has significantly fewer branch instructions than C
  - D can incur fewer data hazards than C

```
A. O
B. 1
C. 2
D. 3
E. 4
inline int popcount(uint64_t x) {
    int c = 0;
    int table[16] = {0, 1, 1, 2, 1,
    2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
    while(x) {
        c += table[(x & 0xF)];
        x = x >> 4;
    }
    return c;
}
```

```
inline int popcount(uint64_t x) {
    int c = 0;
    int table[16] = {0, 1, 1, 2, 1,
2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
    for (uint64_t i = 0; i < 16; i++)
    {
        c += table[(x & 0xF)];
        x = x >> 4;
    }
    return c;
}
```

# Why is D better than C?

 How many of the following statements explains the main reason why B outperforms C with compiler optimizations

D has lower dynamic instruction count than C

— Compiler can do loop unrolling — no branches

D has significantly lower branch mis-prediction rate than C

— Could be

D has significantly fewer branch instructions than C

D can incur fewer data hazards than C

— maybe eliminated through loop unrolling...

```
A. O
B. 1
C. 2
D. 3
E. 4
Inline int popcount(uint64_t x) {
    int c = 0;
    int table[16] = {0, 1, 1, 2, 1,
    2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
    while(x) {
        c += table[(x & 0xF)];
        x = x >> 4;
    }
    return c;
}
```

```
inline int popcount(uint64_t x) {
    int c = 0;
    int table[16] = {0, 1, 1, 2, 1,
2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
    for (uint64_t i = 0; i < 16; i++)
    {
        c += table[(x & 0xF)];
        x = x >> 4;
    }
    return c;
}
```

Loop unrolling eliminates all branches!

```
inline int popcount(uint64_t x) {
    int c = 0;
    int table[16] = {0, 1, 1, 2, 1,
2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
    for (uint64_t i = 0; i < 16; i++)
    {
        c += table[(x & 0xF)];
        x = x >> 4;
    }
    return c;
}
```

```
inline int popcount(uint64 t x) {
     int c = 0;
     int table[16] = \{0, 1, 1, 2, 1, 2, 2, 3, 1, 2, 2, 3, 2, 3, 4\};
          c += table[(x \& 0xF)];
          x = x >> 4;
          c += table[(x & 0xF)];
          x = x >> 4;
          c += table[(x \& 0xF)];
          x = x >> 4;
          c += table[(x \& 0xF)];
          x = x >> 4;
          c += table[(x & 0xF)];
          x = x \gg 4;
          c += table[(x \& 0xF)];
          x = x >> 4;
          c += table[(x \& 0xF)];
          x = x >> 4;
          c += table[(x & 0xF)];
          x = x \gg 4;
          c += table[(x \& 0xF)];
          x = x >> 4;
          c += table[(x \& 0xF)];
          x = x >> 4;
          c += table[(x & 0xF)];
          x = x \gg 4;
          c += table[(x \& 0xF)];
          x = x >> 4;
          c += table[(x \& 0xF)];
          x = x >> 4;
          c += table[(x \& 0xF)];
          x = x \gg 4;
          c += table[(x \& 0xF)];
          x = x >> 4;
          c += table[(x \& 0xF)];
          x = x \gg 4;
     return c;
```

#### Why is E the slowest?

How many of the following statements explains the main reason why

B outperforms C with compiler optimizations

- ① E has the most dynamic instruction count
- ② E has the highest branch mis-prediction rate
- ③ E has the most branch instructions
- 4 E can incur the most data hazards than others

```
A. 0
```

B. 1

C. 2

D. 3

E. 4

```
inline int popcount(uint64_t x) {
    int c = 0;
    int table[16] = {0, 1, 1, 2, 1,
2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
    for (uint64_t i = 0; i < 16; i++)
    {
        c += table[(x & 0xF)];
        x = x >> 4;
    }
    return c;
}
```

```
inline int popcount(uint64_t x) {
     int c = 0;
     for (uint64 t i = 0; i < 16; i++)
         switch((x \& 0xF))
             case 1: c+=1; break;
             case 2: c+=1; break;
             case 3: c+=2; break;
             case 4: c+=1; break;
             case 5: c+=2; break;
             case 6: c+=2; break;
             case 7: c+=3; break;
             case 8: c+=1; break;
             case 9: c+=2; break;
             case 10: c+=2; break;
             case 11: c+=3; break;
             case 12: c+=2; break;
             case 13: c+=3; break;
             case 14: c+=3; break;
             case 15: c+=4; break;
             default: break;
         x = x >> 4;
     return c:
```

#### Why is E the slowest?

```
inline int popcount(uint64_t x) {
     int c = 0;
     for (uint64 t i = 0; i < 16; i++)
         switch((x \& 0xF))
             case 1: c+=1; break;
             case 2: c+=1; break;
             case 3: c+=2; break;
             case 4: c+=1; break;
             case 5: c+=2; break;
             case 6: c+=2; break;
             case 7: c+=3; break;
             case 8: c+=1; break;
             case 9: c+=2; break;
             case 10: c+=2; break;
             case 11: c+=3; break;
             case 12: c+=2; break;
             case 13: c+=3; break;
             case 14: c+=3; break;
             case 15: c+=4; break;
             default: break;
         x = x >> 4;
     return c;
```

ш

```
.L11:
                %r9, %rcx
        movq
        andl
                $15, %ecx
        movslq (%r8,%rcx,4), %rcx
        addq
                %r8, %rcx
        notrack jmp
                         *%rcx
.L7:
                .L5-.L7
        .long
        .long
                .L10-.L7
        .long
                .L10-.L7
                .L9-.L7
        .long
        .long
                .L10-.L7
                .L9-.L7
        .long
                .L9-.L7
        .long
                .L8-.L7
        .long
                .L10-.L7
        .long
                .L9-.L7
        .long
        .long
                .L9-.L7
                .L8-.L7
        .long
        .long
                .L9-.L7
        .long
                .L8-.L7
        .long
                .L8-.L7
        .long
                .L6-.L7
.L8:
                $3, %eax
        addl
.L5:
                $4, %r9
        shrq
                $1, %rsi
        subq
                 .L11
        ine
        cltq
        addq
                %rax, %rbx
        subl
                $1, %edi
        jne
                 .L12
```

```
.L9:
        .cfi_restore_state
                 $2, %eax
        addl
                 .L5
        imp
        .p2align 4,,10
        .p2align 3
.L10:
        addl
                 $1, %eax
                 .L5
        jmp
        .p2align 4,,10
        .p2align 3
.L6:
        addl
                 $4, %eax
                 .L5
        jmp
```

# Why is E the slowest?

How many of the following statements explains the main reason why

B outperforms C with compiler optimizations

- ① E has the most dynamic instruction count
- E has the highest branch mis-prediction rate
- ③ E has the most branch instructions
- 4 E can incur the most data hazards than others

```
A. 0
```

B. 1

C. 2

D. 3

E. 4

```
inline int popcount(uint64_t x) {
    int c = 0;
    int table[16] = {0, 1, 1, 2, 1,
2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4};
    for (uint64_t i = 0; i < 16; i++)
    {
        c += table[(x & 0xF)];
        x = x >> 4;
    }
    return c;
}
```

```
inline int popcount(uint64_t x) {
     int c = 0;
     for (uint64 t i = 0; i < 16; i++)
         switch((x \& 0xF))
             case 1: c+=1; break;
             case 2: c+=1; break;
             case 3: c+=2; break;
             case 4: c+=1; break;
             case 5: c+=2; break;
             case 6: c+=2; break;
             case 7: c+=3; break;
             case 8: c+=1; break;
             case 9: c+=2; break;
             case 10: c+=2; break;
             case 11: c+=3; break;
             case 12: c+=2; break;
             case 13: c+=3; break;
             case 14: c+=3; break;
             case 15: c+=4; break;
             default: break;
         x = x >> 4;
     return c:
```

#### Hardware acceleration

- Because popcount is important, both intel and AMD added a POPCNT instruction in their processors with SSE4.2 and SSE4a
- In C/C++, you may use the intrinsic "\_mm\_popcnt\_u64" to get # of "1"s in an unsigned 64-bit number
  - You need to compile the program with -m64 -msse4.2 flags to enable these new features

```
#include <smmintrin.h>
inline int popcount(uint64_t x) {
   int c = _mm_popcnt_u64(x);
   return c;
}
```

Refresh our minds! What are the tips you have in mind in writing efficient programs on modern processors?

#### Tips of programming on modern processors

# Tips of programming on modern processors

- Minimize the critical path operations
  - Don't forget about optimizing cache/memory locality first!
    - Memory latencies are still way longer than any arithmetic instruction
    - Can we use arrays/hash tables instead of lists?
  - Branch can be expensive as pipeline get deeper
    - Sorting
    - Loop unrolling
  - Still need to carefully avoid long latency operations (e.g., mod)
- Since processors have multiple functional units code must be able to exploit instruction-level parallelism
  - Hide as many instructions as possible under the "critical path"
  - Try to use as many different functional units simultaneously as possible
- Modern processors also have accelerated instructions

| Architecture:        | x86_64                                 |
|----------------------|----------------------------------------|
| CPU op-mode(s):      | 32-bit, 64-bit                         |
| Byte Order:          | Little Endian                          |
| Address sizes:       | 48 bits physical, 48 bits virtual      |
| CPU(s):              | 16                                     |
| On-line CPU(s) list: | 9-15                                   |
| Thread(s) per core:  | 2                                      |
| Core(s) per socket:  | 8                                      |
| Socket(s):           | 1                                      |
| NUMA node(s):        | 1                                      |
| Vendor ID:           | AuthenticAMD                           |
| CPU family:          | 25                                     |
| Model:               | 80                                     |
| Model name:          | AMD Ryzen 7 5700G with Radeon Graphics |
| Stepping:            | 0                                      |

#### Demo: ILP within a program

 perf is a tool that captures performance counters of your processors and can generate results like branch mis-prediction rate, cache miss rates and ILP.

#### Wider-issue processors won't give you much more

| Program  | IPC | BP Rate | I cache<br>%MPCI | D cache<br>%MPCI | L2 cache<br>%MPCI |
|----------|-----|---------|------------------|------------------|-------------------|
| compress | 0.9 | 85.9    | 0.0              | 3.5              | 1.0               |
| eqntott  | 1.3 | 79.8    | 0.0              | 0.8              | 0.7               |
| m88ksim  | 1.4 | 91.7    | 2.2              | 0.4              | 0.0               |
| MPsim    | 0.8 | 78.7    | 5.1              | 2,3              | 2.3               |
| applu    | 0.9 | 79.2    | 0.0              | 2.0              | 1.7               |
| apsi     | 0.6 | 95.1    | 1.0              | 4.1              | 2.1               |
| swim     | 0.9 | 99.7    | 0.0              | 1.2              | 1.2               |
| tomcatv  | 0.8 | 99.6    | 0.0              | 7.7              | 2.2               |
| pmake    | 1.0 | 86.2    | 2.3              | 2.1              | 0.4               |

| Program  | IPC | BP Rate | I cache<br>%MPCI | D cache<br>%MPCI | L2 cache<br>%MPCI |
|----------|-----|---------|------------------|------------------|-------------------|
| compress | 1.2 | 86.4    | 0.0              | 3.9              | 1.1               |
| eqntott  | 1.8 | 80.0    | 0.0              | 1.1              | 1.1               |
| m88ksim  | 2.3 | 92.6    | 0.1              | 0.0              | 0.0               |
| MPsim    | 1.2 | 81.6    | 3.4              | 1.7              | 2.3               |
| applu    | 1.7 | 79.7    | 0.0              | 2.8              | 2.8               |
| apsi     | 1.2 | 95.6    | 0.2              | 3.1              | 2.6               |
| swim     | 2.2 | 99.8    | 0.0              | 2.3              | 2.5               |
| tomcatv  | 1.3 | 99,7    | 0.0              | 4.2              | 4.3               |
| pmake    | 1.4 | 82.7    | 0.7              | 1.0              | 0.6               |

Table 5. Performance of a single 2-issue superscalar processor. Table 6. Performance of the 6-issue superscalar processor.

# Simultaneous multithreading



# Simultaneous multithreading

- Invented by Dean Tullsen (Now a professor at UCSD CSE)
- The processor can schedule instructions from different threads/processes/programs
- Fetch instructions from different threads/processes to fill the not utilized part of pipeline
  - Exploit "thread level parallelism" (TLP) to solve the problem of insufficient ILP in a single thread
  - You need to create an illusion of multiple processors for OSs

Simulateneous multithreading



# Register renaming



#### Architectural support for simultaneous multithreading

- To create an illusion of a multi-core processor and allow the core to run instructions from multiple threads concurrently, how many of the following units in the processor must be duplicated/extended?
  - ① Program counter
  - ② Register mapping tables
  - ③ Physical registers
  - 4 ALUs
  - ⑤ Data cache
  - ® Reorder buffer/Instruction Queue
  - A. 2
  - B. 3
  - C. 4
  - D. 5
  - E. 6



#### Architectural support for simultaneous multithreading

- To create an illusion of a multi-core processor and allow the core to run instructions from multiple threads concurrently, how many of the following units in the processor must be duplicated/extended?
  - ① Program counter you need to have one for each context
  - 2 Register mapping tables you need to have one for each context

  - 4 ALUsyou can share
  - Data cacheyou can share
  - ® Reorder buffer/Instruction Queue
  - A. 2 you need to indicate which context the instruction is from
  - B. 3
  - C. 4
  - D. 5
  - E. 6

#### **SMT**

- Improve the throughput of execution
  - May increase the latency of a single thread
- Less branch penalty per thread
- Increase hardware utilization
- Simple hardware design: Only need to duplicate PC/Register Files
- Real Case:
  - Intel HyperThreading (supports up to two threads per core)
    - Intel Pentium 4, Intel Atom, Intel Core i7
  - AMD RyZen (Zen microarchitecture)
  - If you see a processor with "threads" more than "cores", that must because of SMT!

| Architecture:        | x86_64                                 |
|----------------------|----------------------------------------|
| CPU op-mode(s):      | 32-bit, 64-bit                         |
| Byte Order:          | Little Endian                          |
| Address sizes:       | 48 bits physical, 48 bits virtual      |
| CPU(s):              | 16                                     |
| On-line CPU(s) list: | 0-15                                   |
| Thread(s) per core:  | 2                                      |
| Core(s) per socket:  | 8                                      |
| Socket(s):           | I                                      |
| NUMA node(s):        | 1                                      |
| Vendor ID:           | AuthenticAMD                           |
| CPU family:          | 25                                     |
| Model:               | 80                                     |
| Model name:          | AMD Ryzen 7 5700G with Radeon Graphics |
| Stepping:            | 0                                      |



# The case for a Single-Chip Multiprocessor

Kunle Olukotun, Basem A. Nayfeh, Lance Hammond, Ken Wilson, and Kunyung Chang Stanford University

#### **Announcements**

- Last Reading Quiz due next Monday
- Assignment #4 should be up tomorrow, due 12/2
- If you submit iEVAL and submit the screenshot through eLearn, it counts as a "full-credit" notebook assignment

# Computer Science & Engineering

203



