## Memory Hierarchy (3): Cache misses and where to find them

Hung-Wei Tseng

#### Recap: von Neuman Architecture







#### **Program**

9f00bb27 509cbd23 00005d24 0000bd24 2ca422a0 130020e4 00003d24 2ca4e2b3 00c2e800 0000008 00c2f000 0000008 00c2f800 00c2f800 00c30000 00c30000 0000008

Storage

#### Recap: Performance gap between Processor/Memory



**Memory Hierarchy** 



#### Designing a hardware to exploit locality

- Spatial locality application tends to visit nearby stuffs in the memory
  - We need to "cache consecutive memory locations" every time
  - —the cache should store a "block" of code/data
- Temporal locality application revisit the same thing again and again
  - We need to "cache frequently used memory blocks"
  - the cache should store a few blocks everal KBs
  - the cache must be able to distinguish blocks

#### Recap: Way-associative cache



#### Review: C = ABS

- C: Capacity in data arrays
- A: Way-Associativity how many blocks within a set
  - N-way: N blocks in a set, A = N
  - 1 for direct-mapped cache
- **B**: **B**lock Size (Cacheline)
  - How many bytes in a block

memory address:

- **S**: Number of **S**ets:
  - A set contains blocks sharing the same index
  - 1 for fully associate cache
- number of bits in block offset lg(B)
- number of bits in set index: Ig(S)
- tag bits: address\_length lg(S) lg(B)
  - address\_length is 64 bits for 64-bit machine address
- $\frac{1}{block} \quad (\text{mod } S) = \text{set index}$

set block tag index offset 0b0000100000100001000

#### The complete picture

Processor Core Registers

Processor sends memory access request to L1-\$

- if hit
  - Read return data
  - Write update & set DIRTY
- if miss

**Nrite &Set dirty** 

Select a victim block

 If the target "set" is not full — select an empty/invalidated block as the victim block

If the target "set is full — select a victim block using some policy

Ifetch block ▲ return block · LRU is preferred — to exploit temporal locality!

Write back the block to lower-level memory hierarchy

**OXDEADBE** If the victim block is "dirty" & "valid"

fetch block return block

0xDEADBE

Fetch the requesting block from lower-level memory hierarchy and place in the victim block

If write-back or fetching causes any miss, repeat the same process

Present the write "ONLY" in L1 and set DIRTY

write back 0 x ?a???BE

movl %rax,

write back

**DRAM** 

#### Takeaways: The A, B, Cs of memory hierarchy

- Cache works because our programs have localities
- Cache architecture aims at capturing localities
  - Blocks for spatial locality
  - Multiple blocks for temporal locality
  - Set associativity for efficiency
  - C = A B S
- Memory accesses are hierarchical
  - We always consult L1 caches and gradually walk down
  - Partition the address using parameters derived from C=ABS
  - Hit: return data
  - Miss: search the lower-level memory hierarchy and replace/write back

#### **Outline**

- Estimating the code performance on cache
- 3Cs where cache misses are coming from
- Optimizing cache performance the hardware perspective

# Simulate the cache to know how my code performs!

#### Matrix vector revisited

```
for(uint32_t i = 0; i < m; i++) {
    result = 0;
    for(uint32_t j = 0; j < n; j++) {
        result += matrix[i][j]*vector[j];
    }
    output[i] = result;
}
&matrix[0][0] = 0x558FE0A1D330
&vector[0] = 0x558FE0A1DC30</pre>
```

|          | Address (Hex)  | Address (Binary)                                   |
|----------|----------------|----------------------------------------------------|
| &a[0][0] | 0x558FE0A1D330 | 0b101010110001111111100000101000011101001100110000 |
| &b[0]    | 0x558FE0A1DC30 | 0b101010110001111111100000101000011101110000       |
| &a[0][1] | 0x558FE0A1D338 | 0b101010110001111111100000101000011101001100111000 |
| &b[1]    | 0x558FE0A1DC38 | 0b101010110001111111100000101000011101110000       |
| &a[0][2] | 0x558FE0A1D340 | 0b1010101100011111111000001010000111010011010      |
| &b[2]    | 0x558FE0A1DC40 | 0b1010110001111111100000101000011101110            |
| &a[0][3] | 0x558FE0A1D348 | 0b1010101100011111111000001010000111010011010      |
| &b[3]    | 0x558FE0A1DC48 | 0b101010110001111111100000101000011101110001001000 |
| &a[0][4] | 0x558FE0A1D350 | 0b1010101100011111111000001010000111010011010      |
| &b[4]    | 0x558FE0A1DC50 | 0b10101011000111111110000010100001110111000101     |
| &a[0][5] | 0x558FE0A1D358 | 0b1010101100011111111000001010000111010011010      |
| &b[5]    | 0x558FE0A1DC58 | 0b10101011000111111110000010100001110111000101     |
| &a[0][6] | 0x558FE0A1D360 | 0b10101011000111111110000010100001110100110110000  |
| &b[6]    | 0x558FE0A1DC60 | 0b10101011000111111110000010100001110111000110000  |
| &a[0][7] | 0x558FE0A1D368 | 0b1010101100011111111000001010000111010011011010   |
| &b[7]    | 0x558FE0A1DC68 | 0b1010101100011111111000001010000111011100011010   |
| &a[0][8] | 0x558FE0A1D370 | 0b101010110001111111100000101000011101001101110000 |
| &b[8]    | 0x558FE0A1DC70 | 0b101010110001111111100000101000011101110001110000 |
| &a[0][9] | 0x558FE0A1D378 | 0b101010110001111111100000101000011101001101111    |
| &b[9]    | 0x558FE0A1DC78 | 0b101010110001111111100000101000011101110001111    |

#### Simulate a direct-mapped cache

 A direct mapped (1-way) cache with 256 bytes total capacity, a block size of 16 bytes

• # of blocks = 
$$\frac{256}{16}$$
 = 16

- lg(16) = 4 : 4 bits are used for the index
- lg(16) = 4 : 4 bits are used for the byte offset
- The tag is 64 (4 + 4) = 56 bits
- For example: 0x 8 0 0 0 0 0 0 8 0 = 0b1000 0000 0000 0000 0000 0000 1000 0000 tag

# Matrix vector revisited tag index

```
for(uint32_t i = 0; i < m; i++) {
    result = 0;
    for(uint32_t j = 0; j < n; j++) {
        result += matrix[i][j]*vector[j];
    }
    output[i] = result;
}
&matrix[0][0] = 0x558FE0A1D330
&vector[0] = 0x558FE0A1DC30</pre>
```

|          | Address (Hex)                 | Address (Binary)                                                |
|----------|-------------------------------|-----------------------------------------------------------------|
| &a[0][0] | 0x558FE0A1D3 <mark>3</mark> 0 | 0b10101100011111111000001010000111010011 <mark>0011</mark> 0000 |
| &b[0]    | 0x558FE0A1DC <mark>3</mark> 0 | 0b1010110001111111000001010000111011100 <mark>0011</mark> 0000  |
| &a[0][1] | 0x558FE0A1D3 <mark>3</mark> 8 | 0b1010110001111111000001010000111010011 <mark>0011</mark> 1000  |
| &b[1]    | 0x558FE0A1DC <mark>3</mark> 8 | 0b1010110001111111100000101000011101110                         |
| &a[0][2] | 0x558FE0A1D3 <mark>4</mark> 0 | 0b10101100011111111000001010000111010011 <mark>0100</mark> 0000 |
| &b[2]    | 0x558FE0A1DC <mark>4</mark> 0 | 0b1010110001111111100000101000011101110                         |
| &a[0][3] | 0x558FE0A1D3 <mark>4</mark> 8 | 0b10101100011111111000001010000111010011 <mark>0100</mark> 1000 |
| &b[3]    | 0x558FE0A1DC <mark>4</mark> 8 | 0b1010110001111111100000101000011101110                         |
| &a[0][4] | 0x558FE0A1D3 <mark>5</mark> 0 | 0b1010110001111111000001010000111010011 <mark>0101</mark> 0000  |
| &b[4]    | 0x558FE0A1DC <mark>5</mark> 0 | 0b1010110001111111100000101000011101110                         |
| &a[0][5] | 0x558FE0A1D3 <mark>5</mark> 8 | 0b10101100011111111000001010000111010011 <mark>0101</mark> 1000 |
| &b[5]    | 0x558FE0A1DC <mark>5</mark> 8 | 0b1010110001111111100000101000011101110                         |
| &a[0][6] | 0x558FE0A1D3 <mark>6</mark> 0 | 0b1010110001111111000001010000111010011 <mark>0110</mark> 0000  |
| &b[6]    | 0x558FE0A1DC <mark>6</mark> 0 | 0b1010110001111111000001010000111011100 <mark>0110</mark> 0000  |
| &a[0][7] | 0x558FE0A1D3 <mark>6</mark> 8 | 0b10101100011111111000001010000111010011 <mark>0110</mark> 1000 |
| &b[7]    | 0x558FE0A1DC <mark>6</mark> 8 | 0b1010110001111111100000101000011101110                         |
| &a[0][8] | 0x558FE0A1D3 <mark>7</mark> 0 | 0b10101100011111111000001010000111010011 <mark>0111</mark> 0000 |
| &b[8]    | 0x558FE0A1DC <mark>7</mark> 0 | 0b1010110001111111100000101000011101110                         |
| &a[0][9] | 0x558FE0A1D3 <mark>7</mark> 8 | 0b10101100011111111000001010000111010011 <mark>0111</mark> 1000 |
| &b[9]    | 0x558FE0A1DC78                | 0b1010101100011111110000010100001110111                         |

tag

index

# Simulate a direct-mapped cache tag index

|        |             |   |              |            | 1               |
|--------|-------------|---|--------------|------------|-----------------|
|        | <b>&gt;</b> | D | Tag          | Data       |                 |
|        | 0           | 0 |              |            |                 |
|        | 0           | 0 |              |            |                 |
|        | 0           | 0 |              |            |                 |
|        | 1           | 0 | 0x558FE0A1DC | b[0], b[1] |                 |
|        | 1           | 0 | 0x558FE0A1DC | b[2], b[3] |                 |
|        | 0           | 0 |              |            |                 |
|        | 0           | 0 |              |            |                 |
|        | 0           | 0 |              |            |                 |
|        | 0           | 0 |              |            |                 |
|        | 0           | 0 |              | This cache | doesn't work!!! |
| )      | 0           | 0 |              |            | ollisions!      |
|        | 0           | 0 |              |            |                 |
| )<br>- | 0           | 0 |              |            |                 |
| 3      | 0           | 0 |              |            |                 |
| ļ      | 0           | 0 |              |            |                 |
| -      |             | 0 |              |            |                 |

|          | Address (Hex)                 |      |
|----------|-------------------------------|------|
| &a[0][0] | 0x558FE0A1D3 <mark>3</mark> 0 | miss |
| &b[0]    | 0x558FE0A1DC <mark>3</mark> 0 | miss |
| &a[0][1] | 0x558FE0A1D3 <mark>3</mark> 8 | miss |
| &b[1]    | 0x558FE0A1DC <mark>3</mark> 8 | miss |
| &a[0][2] | 0x558FE0A1D3 <mark>4</mark> 0 | miss |
| &b[2]    | 0x558FE0A1DC <mark>4</mark> 0 | miss |
| &a[0][3] | 0x558FE0A1D3 <mark>4</mark> 8 | miss |
| &b[3]    | 0x558FE0A1DC <mark>4</mark> 8 | miss |
| &a[0][4] | 0x558FE0A1D3 <mark>5</mark> 0 | miss |
| &b[4]    | 0x558FE0A1DC <mark>5</mark> 0 | miss |
| &a[0][5] | 0x558FE0A1D3 <mark>5</mark> 8 | miss |
| &b[5]    | 0x558FE0A1DC <mark>5</mark> 8 | miss |
| &a[0][6] | 0x558FE0A1D3 <mark>6</mark> 0 | miss |
| &b[6]    | 0x558FE0A1DC <mark>6</mark> 0 | miss |
| &a[0][7] | 0x558FE0A1D3 <mark>6</mark> 8 | miss |
| &b[7]    | 0x558FE0A1DC <mark>6</mark> 8 | miss |
| &a[0][8] | 0x558FE0A1D3 <mark>7</mark> 0 | miss |
| &b[8]    | 0x558FE0A1DC <mark>7</mark> 0 | miss |
| &a[0][9] | 0x558FE0A1D3 <mark>7</mark> 8 |      |
| &b[9]    | 0x558FE0A1DC <mark>7</mark> 8 |      |

#### Way-associative cache



#### Now, 2-way, same-sized cache

 A 2-way cache with 256 bytes total capacity, a block size of 16 bytes

• # of blocks = 
$$\frac{256}{16}$$
 = 16  
• # of sets =  $\frac{16}{2}$  = 8 (2-way: 2 blocks in a set)

- lg(8) = 3:3 bits are used for the index
- lg(16) = 4 : 4 bits are used for the byte offset
- The tag is 64 (4 + 4) = 56 bits
- For example: 0x 8 0 0 0 0 0 0 8 0 = 0b1000 0000 0000 0000 0000 0000 1000 0000 tag

#### Matrix vector revisited

```
tag index
```

```
for(uint32_t i = 0; i < m; i++) {
    result = 0;
    for(uint32_t j = 0; j < n; j++) {
        result += matrix[i][j]*vector[j];
    }
    output[i] = result;
}</pre>
```

|          |                | <u> </u>     |       |     |
|----------|----------------|--------------|-------|-----|
|          | Address (Hex)  | Tag          | Index |     |
| &a[0][0] | 0x558FE0A1D330 | 0xAB1FC143A6 | 0x3   | 000 |
| &b[0]    | 0x558FE0A1DC30 | 0xAB1FC143B8 | 0x3   | 000 |
| &a[0][1] | 0x558FE0A1D338 | 0xAB1FC143A6 | 0x3   | 000 |
| &b[1]    | 0x558FE0A1DC38 | 0xAB1FC143B8 | 0x3   | 000 |
| &a[0][2] | 0x558FE0A1D340 | 0xAB1FC143A6 | 0x4   | 000 |
| &b[2]    | 0x558FE0A1DC40 | 0xAB1FC143B8 | 0x4   | 000 |
| &a[0][3] | 0x558FE0A1D348 | 0xAB1FC143A6 | 0x4   | 000 |
| &b[3]    | 0x558FE0A1DC48 | 0xAB1FC143B8 | 0x4   | 000 |
| &a[0][4] | 0x558FE0A1D350 | 0xAB1FC143A6 | 0x5   | 000 |
| &b[4]    | 0x558FE0A1DC50 | 0xAB1FC143B8 | 0x5   | 000 |
| &a[0][5] | 0x558FE0A1D358 | 0xAB1FC143A6 | 0x5   | 000 |
| &b[5]    | 0x558FE0A1DC58 | 0xAB1FC143B8 | 0x5   | 000 |
| &a[0][6] | 0x558FE0A1D360 | 0xAB1FC143A6 | 0x6   | 000 |
| &b[6]    | 0x558FE0A1DC60 | 0xAB1FC143B8 | 0x6   | 000 |
| &a[0][7] | 0x558FE0A1D368 | 0xAB1FC143A6 | 0x6   | 000 |
| &b[7]    | 0x558FE0A1DC68 | 0xAB1FC143B8 | 0x6   | 000 |
| &a[0][8] | 0x558FE0A1D370 | 0xAB1FC143A6 | 0x7   | 000 |
| &b[8]    | 0x558FE0A1DC70 | 0xAB1FC143B8 | 0x7   | 000 |
| &a[0][9] | 0x558FE0A1D378 | 0xAB1FC143A6 | 0x7   | 000 |
| &b[9]    | 0x558FE0A1DC78 | 0xAB1FC143B8 | 0x7   | 000 |

### Simulate a 2-way cache

| V | D | Tag          | Data             | V | D | Tag          | Data       |
|---|---|--------------|------------------|---|---|--------------|------------|
| 0 | 0 |              |                  | 0 | 0 |              |            |
| 0 | 0 |              |                  | 0 | 0 |              |            |
| 0 | 0 |              |                  | 0 | 0 |              |            |
| 1 | 0 | 0xAB1FC143A6 | a[0][0], a[0][1] | 1 | 0 | 0xAB1FC143B8 | b[0], b[1] |
| 1 | 0 | 0xAB1FC143A6 | a[0][2], a[0][3] | 1 | 0 | 0xAB1FC143B8 | b[2], b[3] |
| 0 | 0 |              |                  | 0 | 0 |              |            |
| 0 | 0 |              |                  | 0 | 0 |              |            |
| 0 | 0 |              |                  | 0 | 0 |              |            |

|          | Address (Hex)  | Tag          | Index |      |
|----------|----------------|--------------|-------|------|
| &a[0][0] | 0x558FE0A1D330 | 0xAB1FC143A6 | 0x3   | miss |
| &b[0]    | 0x558FE0A1DC30 | 0xAB1FC143B8 | 0x3   | miss |
| &a[0][1] | 0x558FE0A1D338 | 0xAB1FC143A6 | 0x3   | hit  |
| &b[1]    | 0x558FE0A1DC38 | 0xAB1FC143B8 | 0x3   | hit  |
| &a[0][2] | 0x558FE0A1D340 | 0xAB1FC143A6 | 0x4   | miss |
| &b[2]    | 0x558FE0A1DC40 | 0xAB1FC143B8 | 0x4   | miss |
| &a[0][3] | 0x558FE0A1D348 | 0xAB1FC143A6 | 0x4   | hit  |
| &b[3]    | 0x558FE0A1DC48 | 0xAB1FC143B8 | 0x4   | hit  |
| &a[0][4] | 0x558FE0A1D350 | 0xAB1FC143A6 | 0x5   | miss |
| &b[4]    | 0x558FE0A1DC50 | 0xAB1FC143B8 | 0x5   | miss |
| &a[0][5] | 0x558FE0A1D358 | 0xAB1FC143A6 | 0x5   | hit  |
| &b[5]    | 0x558FE0A1DC58 | 0xAB1FC143B8 | 0x5   | hit  |
| &a[0][6] | 0x558FE0A1D360 | 0xAB1FC143A6 | 0x6   | miss |
| &b[6]    | 0x558FE0A1DC60 | 0xAB1FC143B8 | 0x6   | miss |
| &a[0][7] | 0x558FE0A1D368 | 0xAB1FC143A6 | 0x6   | hit  |
| &b[7]    | 0x558FE0A1DC68 | 0xAB1FC143B8 | 0x6   | hit  |
| &a[0][8] | 0x558FE0A1D370 | 0xAB1FC143A6 | 0x7   | miss |
| &b[8]    | 0x558FE0A1DC70 | 0xAB1FC143B8 | 0x7   | miss |
| &a[0][9] | 0x558FE0A1D378 | 0xAB1FC143A6 | 0x7   | hit  |
| &b[9]    | 0x558FE0A1DC78 | 0xAB1FC143B8 | 0x7   | hit  |



#### **NVIDIA Tegra X1**

- D-L1 Cache configuration of NVIDIA Tegra X1
  - Size 32KB, 4-way set associativity, 64B block, LRU policy, write-allocate, write-back, and assuming 64-bit address.

```
double a[16384], b[16384], c[16384], d[16384], e[16384];
/* a = 0x10000, b = 0x20000, c = 0x30000, d = 0x40000, e = 0x50000 */
for(i = 0; i < 512; i++) {
    e[i] = (a[i] * b[i] + c[i])/d[i];
    //load a[i], b[i], c[i], d[i] and then store to e[i]
}</pre>
```

#### What's the data cache miss rate for this code?

- A. 12.5%
- B. 56.25%
- C. 66.67%
- D. 68.75%
- E. 100%



#### **NVIDIA Tegra X1**

#### 100% miss rate!

C = ABS

• Size 32KB, 4-way set associativity, 64B block, LRU policy, write-allocate, write-back, and assuming 64-bit address.

|      | Address (Hex) | Address in binary                       | Tag  | Index | Hit? Miss? | Replace? |
|------|---------------|-----------------------------------------|------|-------|------------|----------|
| a[0] | 0×10000       | 0 <mark>b0001000</mark> 00000000000000  | 0x8  | 0x0   | Miss       |          |
| b[0] | 0x20000       | 0 <mark>b0010000</mark> 00000000000000  | 0x10 | 0x0   | Miss       |          |
| c[0] | 0x30000       | 0 <mark>b0011000</mark> 000000000000000 | 0x18 | 0x0   | Miss       |          |
| d[0] | 0×40000       | 0 <mark>b0100000</mark> 000000000000000 | 0x20 | 0x0   | Miss       |          |
| e[0] | 0x50000       | 0 <mark>b0101000</mark> 00000000000000  | 0x28 | 0x0   | Miss       | a[0-7]   |
| a[1] | 0x10008       | 0 <mark>b0001000</mark> 00000000001000  | 0x8  | 0x0   | Miss       | b[0-7]   |
| b[1] | 0x20008       | 0b00100000000000001000                  | 0x10 | 0x0   | Miss       | c[0-7]   |
| c[1] | 0x30008       | 0b00110000000000001000                  | 0x18 | 0x0   | Miss       | d[0-7]   |
| d[1] | 0x40008       | 0b01000000000000001000                  | 0x20 | 0x0   | Miss       | e[0-7]   |
| e[1] | 0x50008       | 0b01010000000000001000                  | 0x28 | 0x0   | Miss       | a[0-7]   |
|      |               |                                         | :    | :     |            |          |
|      |               |                                         |      |       |            |          |

#### **NVIDIA Tegra X1**

- D-L1 Cache configuration of NVIDIA Tegra X1
  - Size 32KB, 4-way set associativity, 64B block, LRU policy, write-allocate, write-back, and assuming 64-bit address.

```
double a[16384], b[16384], c[16384], d[16384], e[16384];
/* a = 0x10000, b = 0x20000, c = 0x30000, d = 0x40000, e = 0x50000 */
for(i = 0; i < 512; i++) {
    e[i] = (a[i] * b[i] + c[i])/d[i];
    //load a[i], b[i], c[i], d[i] and then store to e[i]
}</pre>
```

What's the data cache miss rate for this code?

- A. 12.5%
- B. 56.25%
- C. 66.67%
- D. 68.75%
- E. 100%



#### intel Core i7

- D-L1 Cache configuration of intel Core i7
  - Size 48KB, 12-way set associativity, 64B block, LRU policy, write-allocate, write-back, and assuming 64-bit address.

```
double a[16384], b[16384], c[16384], d[16384], e[16384];
/* a = 0x10000, b = 0x20000, c = 0x30000, d = 0x40000, e = 0x50000 */
for(i = 0; i < 512; i++) {
    e[i] = (a[i] * b[i] + c[i])/d[i];
    //load a[i], b[i], c[i], d[i] and then store to e[i]
}</pre>
```

#### What's the data cache miss rate for this code?

- A. 12.5%
- B. 56.25%
- C. 66.67%
- D. 68.75%
- E. 100%





#### intel Core i7

C = ABS

• Size 48KB, 12-way set associativity, 64B block, LRU policy, write-allocate, write-back, and assuming 64-bit address.

|      | Address (Hex) | Address in binary                      | Tag  | Index | Hit? Miss? | Replace? |
|------|---------------|----------------------------------------|------|-------|------------|----------|
| a[0] | 0×10000       | 0b <mark>00010000</mark> 0000000000000 | 0x10 | 0x0   | Miss       |          |
| b[0] | 0x20000       | 0b <mark>00100000</mark> 0000000000000 | 0x20 | 0x0   | Miss       |          |
| c[0] | 0x30000       | 0b <mark>00110000</mark> 0000000000000 | 0x30 | 0x0   | Miss       |          |
| d[0] | 0×40000       | 0b <mark>01000000</mark> 0000000000000 | 0x40 | 0x0   | Miss       |          |
| e[0] | 0x50000       | 0b <mark>01010000</mark> 0000000000000 | 0x50 | 0x0   | Miss       |          |
| a[1] | 0x10008       | 0b <mark>00010000000000</mark> 001000  | 0x10 | 0x0   | Hit        |          |
| b[1] | 0x20008       | 0b00100000000000001000                 | 0x20 | 0x0   | Hit        |          |
| c[1] | 0x30008       | 0b00110000000000001000                 | 0x30 | 0x0   | Hit        |          |
| d[1] | 0x40008       | 0b01000000000000001000                 | 0×40 | 0x0   | Hit        |          |
| e[1] | 0x50008       | 0b01010000000000001000                 | 0x50 | 0x0   | Hit        |          |
| :    | <u>:</u>      | <u>:</u>                               | :    | :     | <u>:</u>   | <u> </u> |
| :    |               |                                        |      |       | :          |          |
|      | :             | :<br>:                                 | :    | :     |            | :        |

#### intel Core i7 (cont.)

• Size 32KB, 8-way set associativity, 64B block, LRU policy, write-allocate, write-back, and assuming 64-bit address.

|      | Address (Hex) | Address in binary                                   | Tag  | Index | Hit? Miss? | Replace?                                   |
|------|---------------|-----------------------------------------------------|------|-------|------------|--------------------------------------------|
| a[7] | 0x10038       | 0 <mark>b0001000</mark> 0000000 <mark>111000</mark> | 0x10 | 0x0   | Hit        |                                            |
| b[7] | 0x20038       | 0 <mark>b0010000</mark> 0000000 <mark>111000</mark> | 0x20 | 0x0   | Hit        |                                            |
| c[7] | 0x30038       | 0 <mark>b0011000</mark> 0000000 <mark>111000</mark> | 0x30 | 0x0   | Hit        |                                            |
| d[7] | 0x40038       | 0 <mark>b0100000</mark> 0000000 <mark>111000</mark> | 0x40 | 0x0   | Hit        |                                            |
| e[7] | 0x50038       | 0 <mark>b0101000</mark> 0000000 <mark>111000</mark> | 0x50 | 0x0   | Hit        |                                            |
| a[8] | 0x10040       | 0 <mark>b0001000</mark> 0000001000000               | 0x10 | 0x1   | Miss       |                                            |
| b[8] | 0x20040       | 0b0010000000001000000                               | 0x20 | 0x1   | Miss       |                                            |
| c[8] | 0x30040       | 0b00110000000001000000                              | 0x30 | 0x1   | Miss       |                                            |
| d[8] | 0x40040       | 0b0100000000001000000                               | 0x40 | 0x1   | Miss       | 5 512                                      |
| e[8] | 0x50040       | 0b01010000000001000000                              | 0x50 | 0x1   | Miss       | $3 \times \frac{1}{8}$                     |
| a[9] | 0x10048       | 0b00010000000001001000                              | 0x10 | 0x1   | Hit        | $\frac{6}{5 \times 512} = \frac{1}{9} = 1$ |
| b[9] | 0x20048       | 0b0010000000001001000                               | 0x20 | 0x1   | Hit        | $5 \times 512$ 8                           |
| c[9] | 0x30048       | 0b00110000000001001000                              | 0x30 | 0x1   | Hit        |                                            |
| d[9] | 0x40048       | 0b0100000000001001000                               | 0x40 | 0x1   | Hit        |                                            |

Miss when the array index is a multiply of 8!

C = ABS

#### Announcement

- Reading quiz #4 due next Tuesday before the lecture
- Assignment #3 is released, due next Thursday
  - Please check our course website https://www.escalab.org/classes/cs203-2024sp/
  - Start early to get feedback from the autograder
- Check your participation grades at https://escalab.org/my\_grades
  - We match your records based on your <u>UCRNetID@ucr.edu</u>
  - Please make sure your gradescope uses your <a href="UCRNetID@ucr.edu">UCRNetID@ucr.edu</a>
  - We count only 50% attendance for full credits in participation you still have lots of chances to improve
  - We drop 2 reading quizzes and 1 assignment and we won't allow late/make-ups
- Hung-Wei's office hour this week moves to Thursday 2p-4p

# Computer Science & Engineering

203



