# Modern Processor Design (I): in the pipeline

Hung-Wei Tseng

#### von Neuman Architecture







#### **Program**

00c2e800 00000008 00c2f000 00000008 00c2f800 00000008 00c30000 00000008

Storage

#### Recap: Microprocessor — a collection of functional units











# Tricky C/C++ programming questions?

- Give a fastest way to multiply any number by 9
- How to measure the size of any variable without "sizeof" operator?.
- How to measure the size of any variable without using "sizeof" operator?
- Write code snippets to swap two variables in five different ways
- How to swap between first & 2nd byte of an integer in one line statement?
- What is the efficient way to divide a no. by 4?
- Suggest an efficient method to count the no. of 1's in a 32 bit no. Remember without using loop & testing each bit.
- Test whether a no. is power of 2 or not.
- How to check endianness of the computer.
- Write a C-program which does the addition of two integers without using '+' operator.
- Write a C-program to find the smallest of three integers without using any of the comparision operators.
- Find the maximum & minimum of two numbers in a single line without using any condition & loop.
- What "condition" expression can be used so that the following code snippet will print Hello world.
- How to print number from 1 to 100 without using conditional operators.
- WAP to print 100 times "Hello" without using loop & goto statement.
- Write the equivalent expression for x%8.

https://www.emblogic.com/blog/12/tricky-c-interview-questions/

# Recap: Demo (3) — Bitwise operations?

```
d. /* one line statement using bit-wise operators */ (most efficient)
a^=b^=a^=b;
```

The order of evaluation is from right to left. This is same as in approach (c) but the three statements are compounded into one statement.

```
void regswap(int* a, int* b) {
   int temp = *a;
   *a = *b;
   *b = temp;
}
```

```
\mathbf{m}
```

```
void xorswap(int* a, int* b) {
    *a ^= *b ^= *a = *b;
}
```

# Recap: Leveraging more "bit-wise" operations in C code will make the program significantly faster



#### Recap: Why adding a sort makes it faster

Why the sorting the array speed up the code despite the increased instruction count?

#### **Outline**

- Recap: the concept of a processor
- Pipelined Processor
- Pipeline Hazards
  - Structural Hazards
  - Control Hazards
  - Data Hazards

# Basic Processor Design

#### The "life" of an instruction

- Instruction Fetch (IF) fetch the instruction from memory
- Instruction Decode (ID)
  - Decode the instruction for the desired operation and operands
  - Reading source register values
- Execution (EX)
  - ALU instructions: Perform ALU operations
  - Conditional Branch: Determine the branch outcome (taken/not taken)
  - Memory instructions: Determine the effective address for data memory access
- Data Memory Access (MEM) Read/write memory
- Write Back (WB) Present ALU result/read value in the target register
- Update PC
  - If the branch is taken set to the branch target address
  - Otherwise advance to the next instruction current PC + 4

#### Functional Units of a Microprocessor



#### If we want to perform one instruction each cycle...



#### Simple implementation w/o branch





- Different parts of the processor works on different instructions simultaneously
- A processor is now working on multiple instructions from the same program (though on different stages) simultaneously.
  - ILP: Instruction-level parallelism
- A clock signal controls and synchronize the beginning and the end of each part of the work
- A pipeline register between different parts of the processor to keep intermediate results necessary for the upcoming work





#### Pipelined execution







#### How well can we pipeline?

• With a pipelined design, the processor is supposed to deliver the outcome of an instruction each cycle. For the following code snippet, how many pairs of instructions are preventing the pipeline from generating results in back-to-back cycles?

```
xorl
               %eax, %eax
  L3: movl (%rdi), %ecx
               %ecx, %eax
       addl
3
       addq
              $4, %rdi
4
               %rdx, %rdi
(5)
       cmpq
6
       jne
               .L3
7
       ret
A. 1
B. 2
C. 3
D. 4
```

```
for(i = 0; i < count; i++) {
    s += a[i];
}
return s;</pre>
```

#### Takeaways: pipeline processors

- Pipelining helps to improve the throughput of processors
  - Allowing shorter cycle time as each cycle only make progress for part of an instruction
  - Different pipeline stages work on different instructions concurrently
  - Theoretical CPI remains the same as single-cycle design and the throughput/speedup is in proportion to the speedup of cycle time

# Pipeline hazards

#### Three types of pipeline hazards

- Structural hazards resource conflicts cannot support simultaneous execution of instructions in the pipeline
- Control hazards the PC can be changed by an instruction in the pipeline
- Data hazards an instruction depending on a the result that's not yet generated or propagated when the instruction needs that

#### Takeaways: pipeline processors

- Pipelining helps to improve the throughput of processors
  - Allowing shorter cycle time as each cycle only make progress for part of an instruction
  - Different pipeline stages work on different instructions concurrently
  - Theoretical CPI remains the same as single-cycle design and the throughput/speedup is in proportion to the speedup of cycle time
- Pipeline hazards prevent us from reaching the theoretical CPI
  - Structural hazards
  - Control hazards
  - Data hazards

# Stall — the universal solution to pipeline hazards

#### Stall whenever we have a hazard

- Stall: the hardware allows the earlier instruction to proceed, all later instructions stay at the same stage
- Disable the pipeline register update for later instructions
- The stalled instructions still have the same input from the pipeline registers
- ID EX WB ① xorl %eax, %eax IF. ID MEM WB @ movl (%rdi), %ecx IF ID ID EX ID ID WB ③ addl %ecx, %eax IF @ addq \$4, %rdi IF IF. ID EX WB © cmpq %rdx, %rdi ID WB ID EX IF ID EX © jne .L3

⊕ ret

Slow! — 4 additional cycles

### Structural Hazards

#### Dealing with the conflicts between ID/WB

- The same register cannot be read/written at the same cycle
- Better solution: write early, read late
  - Writes occur at the clock edge and complete long enough before the end of the clock cycle.
  - This leaves enough time for outputs to settle for reads
  - The revised register file is the default one from now!

```
① xorl %eax, %eax IF ID EX WB
② movl (%rdi), %ecx IF ID MEM WB
③ addl %ecx, %eax IF ID EX WB
```

#### How to with the conflicts between MEM and IF?

The memory unit can only accept/perform one request each

cycle

```
① xorl %eax, %eax IF ID EX WB
② movl (%rdi), %ecx IF ID AG MEM
③ addl %ecx, %eax
④ addq $4, %rdi
⑤ cmpq %rdx, %rdi
IF ID EX
IF ID EX
IF ID ID
IF ID
IF
```

"Split L1" cache!



**DRAM** 

# Split L1-\$



#### Both (2) and (3) want to "WB"

The memory unit can only accept/perform one request each cycle

```
① xorl %eax, %eax IF ID EX WB
② movl (%rdi), %ecx IF ID AG MEM WB
③ addl %ecx, %eax
④ addq $4, %rdi
⑤ cmpq %rdx, %rdi
IF ID ID
```

#### (3) has to stall

#### Structural Hazards

- Force later instructions to stall
- Improve the pipeline unit design to allow parallel execution
  - Write-first, read later register files
  - Split L1-Cache

#### Takeaways: pipeline processors

- Pipelining helps to improve the throughput of processors
  - Allowing shorter cycle time as each cycle only make progress for part of an instruction
  - Different pipeline stages work on different instructions concurrently
  - Theoretical CPI remains the same as single-cycle design and the throughput/speedup is in proportion to the speedup of cycle time
- Pipeline hazards prevent us from reaching the theoretical CPI
  - Structural hazards
  - Control hazards
  - Data hazards
- The most efficient approach to address structural hazards is to make the hardware available to support concurrent execution
  - Register file
  - Split caches

# **Control Hazards**

#### **Outline**

Dynamic Branch Predictions

# How does the code look like? for (unsigned i = 0; i < size; ++i) {//taken when true

Branch taken simply means we are using branch target address as the next address

```
.LFB16:
                                                  cmpq %r12, %rbx
  endbr64
                                Branch taken
                                                  je .L14
  testl %esi, %esi
                                               L5:
  jle .L10
                                                  movq %rbx, %rdi
  movslq %esi, %rsi
                                                       %rbp, (%rbx)
                                                  cmpq
  pushq %r12
                                                  jl .L15
  leaq (%rdi,%rsi,8), %r12
                                                  call call_when_false@PLT
  pushq %rbp
                                                  addq
                                                        $8, %rbx
  movslq %edx, %rbp
                                                       %r12, %rbx
                                                  cmpq
  pushq %rbx
                                                  jne
                                                        . L5
  movq %rdi, %rbx
                                                .L14:
                       Branch taken
      .L5
  jmp
                                                  popq %rbx
  .p2align 4,,10
                                                       %eax, %eax
                                                  xorl
  .p2align 3
                                                        %rbp
                                                  popq
.L15:
                                                        %r12
                                                  popq
  call_when_true@PLT
                                                  ret
        $8, %rbx
  addq
                                        54
```

#### Why is "branch" problematic in performance?



The latency of executing the cmpq instruction

We have to wait almost as long as the latency of the previous instruction to make a decision — we cannot fetch anything before that

## Prediction: What if we guessed right?



#### Prediction: What if we are wrong?



## Microprocessor with a "branch predictor"



## Detail of a basic dynamic branch predictor



#### 2-bit/Bimodal local predictor

- Local predictor every branch instruction has its own state
- 2-bit each state is described using 2 bits
- Change the state based on actual outcome
- If we guess right no penalty

• If we guess wrong — flush (clear pipeline registers) for mis-predicted instructions that are currently in IF and ID stages and reset the PC

Taken

Taken

Taken

Taken

Taken

Weak

Not Taken

O0 (0)

Not taken

O1 (1)

Strong

**Taken** 

Not taken

Weak

**Taken** 

Not taken

#### **Predict Taken**

| 0x400048 | 0x400032 | 10 |
|----------|----------|----|
| 0x400080 | 0x400068 | 11 |
| 0x401080 | 0x401100 | 00 |
| 0x4000F8 | 0x400100 | 01 |

branch PC target PC

#### 2-bit local predictor

```
i = 0;
   do {
         sum += a[i];
   } while(++i < 10);
                   Not taken
           Strong
                               Weak
           Taken
                               Taken
           11 (3)
                               10 (2)
                    Taken
    Taken
                                    Not taken
                         Taken
                     Taken
                               Weak
           Strong
                             Not Taken
          Not Taken
Not taken
                               01 (1)
           00 (0)
                   Not taken
                                           66
```

| i   | state | predict | actual |
|-----|-------|---------|--------|
| 1   | 10    | Т       | Т      |
| 2   | 11    | Т       | Т      |
| 3   | 11    | Т       | Т      |
| 4-9 | 11    | Т       | Т      |
| 10  | 11    | Т       | NT     |

90% accuracy!

#### Demo revisited: evaluating the cost of mis-predicted branches

- Compare the number of mis-predictions
- Calculate the difference of cycles
- We can get the "average CPI" of a mis-prediction!

# 34 cycles!!!

# Two-level global predictor

Marius Evers, Sanjay J. Patel, Robert S. Chappell, and Yale N. Patt. 1998. An analysis of correlation and predictability: what makes two-level branch predictors work. In Proceedings of the 25th annual international symposium on Computer architecture (ISCA '98).

#### 2-bit local predictor

 What's the overall branch prediction (include both branches) accuracy for this nested for loop?

```
i = 0;
do {
   if( i % 2 != 0) // Branch X, taken if i % 2 == 0
      a[i] *= 2;
                                    This pa
   a[i] += i;
} while ( ++i < 100)// Branch Y
```

(assume all states started with 00 repeats all

| Λ  | つに0/ |
|----|------|
| А. | ~25% |

B. ~33%

C. ~50%

D. ~67%

For branch Y, almost 100%, For branch X, only 50%

| Ŧ   | tter |          | NT  | NT |
|-----|------|----------|-----|----|
|     |      | <u>-</u> | NT  | Т  |
| 2   | X    | _ 00     | NT  | Т  |
| 3 [ | he   | 100      | ne! | Т  |
| 3   | X    | 01       | NT  | NT |
| 4   | Υ    | 11       | Т   | Т  |
| 4   | X    | 00       | NT  | Т  |
| 5   | Υ    | 11       | Т   | Т  |
| 5   | Χ    | 01       | NT  | NT |
| 6   | Υ    | 11       | Т   | Т  |
| 6   | X    | 00       | NT  | Т  |
| 7   | Υ    | 11       | Т   | Т  |
|     |      |          |     |    |

branch? state prediction actual

00

NT

## Detail of a basic dynamic branch predictor



#### Performance of GH predictor

```
i = 0;
do {
    if( i % 2 != 0) // Branch X, taken if i % 2 == 0
        a[i] *= 2;
    a[i] += i;
} while ( ++i < 100)// Branch Y</pre>
```

Near perfect after this

| i  | branch? | GHR | state | prediction | actual |
|----|---------|-----|-------|------------|--------|
| 0  | Χ       | 000 | 00    | NT         | Т      |
| 1  | Y       | 001 | 00    | NT         | Т      |
| 1  | Χ       | 011 | 00    | NT         | NT     |
| 2  | Y       | 110 | 00    | NT         | T      |
| 2  | Χ       | 101 | 00    | NT         | T      |
| 3  | Y       | 011 | 00    | NT         | Т      |
| 3  | Χ       | 111 | 00    | NT         | NT     |
| 4  | Y       | 110 | 01    | NT         | Т      |
| 4  | Χ       | 101 | 01    | NT         | Т      |
| 5  | Y       | 011 | 01    | NT         | T      |
| 5  | Χ       | 111 | 00    | NT         | NT     |
| 6  | Y       | 110 | 10    | Т          | Т      |
| 6  | Χ       | 101 | 10    | Т          | T      |
| 7  | Y       | 011 | 10    | Т          | Т      |
| 7  | Χ       | 111 | 00    | NT         | NT     |
| 8  | Y       | 110 | 11    | Т          | Т      |
| 8  | Χ       | 101 | 11    | Т          | Т      |
| 9  | Y       | 011 | 11    | Т          | Т      |
| 9  | Χ       | 111 | 00    | NT         | NT     |
| 10 | Y       | 110 | 11    | Т          | T      |
| 10 | X       | 101 | 11    | Т          | T      |
| 11 | Υ       | 011 | 11    | Т          | Т      |

# Hybrid predictors

#### **Tournament Predictor**



Local History Predictor

branch PC local history

| 0x400048 | 1000 |
|----------|------|
| 0x400080 | 0110 |
| 0x401080 | 1010 |
| 0x4000F8 | 0110 |

**Predict Taken** 

#### **Tournament Predictor**

- The state predicts "which predictor is better"
  - Local history
  - Global history
- The predicted predictor makes the prediction
- Tournament predictor is a "hybrid predictor" as it takes both local & global information into account

# Perceptron

Jiménez, Daniel, and Calvin Lin. "Dynamic branch prediction with perceptrons." Proceedings HPCA Seventh International Symposium on High-Performance Computer Architecture. IEEE, 2001.

The following slides are excerpted from <a href="https://www.jilp.org/cbp/Daniel-slides.PDF">https://www.jilp.org/cbp/Daniel-slides.PDF</a> by Daniel Jiménez

#### Branch Prediction is Essentially an ML Problem

- The machine learns to predict conditional branches
- Artificial neural networks
  - Simple model of neural networks in brain cells
  - Learn to recognize and classify patterns

#### **Mapping Branch Prediction to NN**

- The inputs to the perceptron are branch outcome histories
  - Just like in 2-level adaptive branch prediction
  - Can be global or local (per-branch) or both (alloyed)
  - Conceptually, branch outcomes are represented as
    - +1, for taken
    - -1, for not taken
- The output of the perceptron is
  - Non-negative, if the branch is predicted taken
  - Negative, if the branch is predicted not taken
- Ideally, each static branch is allocated its own perceptron

#### Mapping Branch Prediction to NN (cont.)

- Inputs (x's) are from branch history and are -1 or +1
- n + 1 small integer weights (w's) learned by on-line training
- Output (y) is dot product of x's and w's; predict taken if y = 0
- Training finds correlations between history and outcome



#### **Training Algorithm**

```
x_{1...n} is the n-bit history register, x_0 is 1.
w_{0...n} is the weights vector.
t is the Boolean branch outcome.
\theta is the training threshold.
if |y| \le \theta or ((y \ge 0) \ne t) then
    for each 0 \le i \le n in parallel
          if t = x_i then
              w_i := w_i + 1
          else
              w_i := w_i - 1
          end if
     end for
end if
```



#### **Predictor Organization Global**

**History** 



# **Predictor Organization**



#### Branch predictors in processors

- The Intel Pentium MMX, Pentium II, and Pentium III have local branch predictors with a local 4-bit history and a local pattern history table with 16 entries for each conditional jump.
- Global branch prediction is used in Intel Pentium M, Core, Core 2, and Silvermont-based Atom processors.
- Tournament predictor is used in DEC Alpha, AMD Athlon processors
- The AMD Ryzen multi-core processor's Infinity Fabric and the Samsung Exynos processor include a perceptron based neural branch predictor.

#### Hardware acceleration

- Because popcount is important, both intel and AMD added a POPCNT instruction in their processors with SSE4.2 and SSE4a
- In C/C++, you may use the intrinsic "\_mm\_popcnt\_u64" to get # of "1"s in an unsigned 64-bit number
  - You need to compile the program with -m64 -msse4.2 flags to enable these new features

```
#include <smmintrin.h>
inline int popcount(uint64_t x) {
    int c = _mm_popcnt_u64(x);
    return c;
}
```

# Computer Science & Engineering

142



