# Modern Processor Design (III): Whenever You're Ready

Hung-Wei Tseng

#### Recap: Microprocessor with a "branch predictor"



#### Demo revisited: evaluating the cost of mis-predicted branches

- Compare the number of mis-predictions
- Calculate the difference of cycles
- We can get the "average CPI" of a mis-prediction!

# 34 cycles on Intel Alder Lake 23 cycles on AMD Zen 3

## Could be more expensive than cache misses

#### **Better predictor?**

 Consider two predictors — (L) 2-bit local predictor with unlimited BTB entries and (G) 4-bit global history with 2-bit predictors. How many of the

following code snippet would allow (G) to outperform (L)?

```
= 0;
do {
    if( i % 10 != 0)
       a[i] *= 2;
    a[i] += i;
 while ( ++i < 100);
```

```
i = 0;
do {
    a[i] += i;
} while ( ++i < 100);
```

```
i = 0;
do {
      = 0;
    do {
      sum += A[i*2+j];
    while( ++j < 2);
  while ( ++i < 100);
```

```
L<sub>E</sub>could be better
do {
    if(rand()\%2 == 0)
        a[i] *= 2;
    a[i] += i;
  while ( ++i < 100)
```

- A. 0

- D. 3
- E. 4

#### Takeaways: branch predictions

- The cost of not to predict a branch is to stall until the data dependency is resolved — 34 cycles on modern intel processors and 23 on AMD processors
- Branch predictions allow the processor to at least make some progress and hide the stalls if we guessed correctly!
- Dynamic branch prediction predict based on prior history
  - Local predictor make predictions based on the state of each branch instruction
  - Global predictor make predictions based on the state from all branches
  - Both are not perfect

#### **Outline**

- Hybrid predictors (cont.)
- Data hazards
- Hardware optimizations for data hazards

# Hybrid predictors

#### **Tournament Predictor**



Local History Predictor

branch PC local history

| 0x400048 | 1000 |
|----------|------|
| 0x400080 | 0110 |
| 0x401080 | 1010 |
| 0x4000F8 | 0110 |

**Predict Taken** 

#### **Tournament Predictor**

- The state predicts "which predictor is better"
  - Local history
  - Global history
- The predicted predictor makes the prediction
- Tournament predictor is a "hybrid predictor" as it takes both local & global information into account

# Perceptron

Jiménez, Daniel, and Calvin Lin. "Dynamic branch prediction with perceptrons." Proceedings HPCA Seventh International Symposium on High-Performance Computer Architecture. IEEE, 2001.

The following slides are excerpted from <a href="https://www.jilp.org/cbp/Daniel-slides.PDF">https://www.jilp.org/cbp/Daniel-slides.PDF</a> by Daniel Jiménez

#### Branch Prediction is Essentially an ML Problem

- The machine learns to predict conditional branches
- Artificial neural networks
  - Simple model of neural networks in brain cells
  - Learn to recognize and classify patterns

#### **Mapping Branch Prediction to NN**

- The inputs to the perceptron are branch outcome histories
  - Just like in 2-level adaptive branch prediction
  - Can be global or local (per-branch) or both (alloyed)
  - Conceptually, branch outcomes are represented as
    - +1, for taken
    - -1, for not taken
- The output of the perceptron is
  - Non-negative, if the branch is predicted taken
  - Negative, if the branch is predicted not taken
- Ideally, each static branch is allocated its own perceptron

# Mapping Branch Prediction to NN (cont.)

- Inputs (x's) are from branch history and are -1 or +1
- n + 1 small integer weights (w's) learned by on-line training
- Output (y) is dot product of x's and w's; predict taken if y = 0
- Training finds correlations between history and outcome



## **Training Algorithm**

```
x_{1..n} is the n-bit history register, x_0 is 1.
w_{0..n} is the weights vector.
t is the Boolean branch outcome.
\theta is the training threshold.
if |y| \le \theta or ((y \ge 0) \ne t) then
     for each 0 \le i \le n in parallel
         if t = x_i then
              w_i := w_i + 1
         else
              w_i := w_i - 1
         end if
     end for
end if
```

# **Predictor Organization**



#### Branch predictors in processors

- The Intel Pentium MMX, Pentium II, and Pentium III have local branch predictors with a local 4-bit history and a local pattern history table with 16 entries for each conditional jump.
- Global branch prediction is used in Intel Pentium M, Core, Core 2, and Silvermont-based Atom processors.
- Tournament predictor is used in DEC Alpha, AMD Athlon processors
- The AMD Ryzen multi-core processor's Infinity Fabric and the Samsung Exynos processor include a perceptron based neural branch predictor.

#### Takeaways: branch predictions

- The cost of not to predict a branch is to stall until the data dependency is resolved — 34 cycles on modern intel processors and 23 on AMD processors
- Branch predictions allow the processor to at least make some progress and hide the stalls if we guessed correctly!
- Dynamic branch prediction predict based on prior history
  - Local predictor make predictions based on the state of each branch instruction
  - Global predictor make predictions based on the state from all branches
  - Both are not perfect hybrid predictors
    - Tournament
    - Perceptron
  - All modern processors have pretty accurate branch predictors if the code itself is predictable

#### Recap: But A is faster!

```
 d. /* one line statement using bit-wise operators */ (most efficient)
 a^=b^=a^=b;
```

The order of evaluation is from right to left. This is same as in approach (c) but the three statements are compounded into one statement.

```
void regswap(int* a, int* b) {
   int temp = *a;
   *a = *b;
   *b = temp;
}
```

```
\mathbf{m}
```

```
void xorswap(int* a, int* b) {
    *a ^= *b = *a = *b;
}
```

# Data hazards

#### **Data hazards**

- An instruction currently in the pipeline cannot receive the "logically" correct value for execution
- Data dependencies
  - The output of an instruction is the input of a later instruction
  - May sometimes result in data hazard if the later instruction that consumes the result is still in the pipeline



#### How many data dependencies do we have?

How many pairs of data dependences are there in the following x86 instructions?

```
movl (%rdi), %eax
movl (%rsi), %edx
movl %edx, (%rdi)
movl %eax, (%rsi)
```

```
int temp = *a;
*a = *b;
*b = temp;
```

```
A. 1
```

B. 2

C. 3

D. 4

E. 5



#### How many dependencies do we have?

int temp = \*a;

\*a = \*b;

\*b = temp;

How many pairs of data dependences are there in the following x86 instructions?

```
(%rdi), %eax
movl
         (%rsi), %edx
movl
        %edx (%rdi)
movl
        %eax, (%rsi)
movl
 A. 1
 C. 3
 D. 4
 E. 5
```



#### How many data dependencies do we have?

How many pairs of data dependences are there in the following x86 instructions?

```
movl (%rdi), %eax
xorl (%rsi), %eax
movl %eax, (%rdi)
xorl (%rsi), %eax
movl %eax, (%rsi)
xorl %eax, (%rdi)
```

```
*a ^= *b;
*b ^= *a;
*a ^= *b;
```

- A. 1
- B. 2
- C. 3
- D. 4
- E. 5



#### How many dependencies do we have?

How many pairs of data dependences are there in the following x86 instructions?

```
movl
         (%rdi), %eax
         (%rsi), %eax
xorl
        %eax, (%rdi)
movl
         (%rsi), %eax
xorl
        %eax, (%rsi)
movl
xorl
 A. 1
 B. 2
 C. 3
 D. 4
```

```
*a ^= *b;
*b ^= *a;
*a ^= *b;
```

#### **Data hazards**

```
① movl (%rdi), %eax
② movl (%rsi), %edx
③ movl %edx, (%rdi)
④ movl %eax, (%rsi)
```



# Solution 1: Let's try "stall" again

 Whenever the input is not ready when the consumer is decoding, just stall — the consumer stays at ID.



#### Data hazards?

• How many cycles do we have to stall in the following x86 instructions to get the expected output if a memory operation (assume 100% cache hit rate) takes 5 cycles?

```
① movl (%rdi), %eax
```

- ② movl (%rsi), %edx
- ③ movl %edx, (%rdi)
- @ movl %eax, (%rsi)
  - A. 1
  - B. 2
  - C. 3
  - D. 4
  - E. 5



#### Data hazards?

 How many cycles do we have to stall in the following x86 instructions to get the expected output if a memory operation (assume 100% cache hit rate) takes 5 cycles?

rate) takes 5 cycles?
① movl (%rdi), %eax
② movl (%rsi), %edx
③ movl %edx, (%rdi)
④ movl %eax, (%rsi)
A. 1
B. 2
C. 3

E. 5

D. 4



## Solution 2: Data forwarding

 Add logics/wires to forward the desired values to the demanding instructions

#### Data "forwarding"



#### The effect of data forwarding

```
① movl (%rdi), %eax
② movl (%rsi), %edx
③ movl %edx, (%rdi)
④ movl %eax, (%rsi)
```





#### How many of data hazards w/ Data Forwarding?

• How many pairs of back-to-back data dependences in the following x86 instructions will result in stalls even with data forwarding and both memory operations & xorl take 5 cycles?

```
① movl
           (%rdi), %eax
           (%rsi), %eax
② xorl
          %eax, (%rdi)
3 movl
          (%rsi), %eax
@ xorl
          %eax, (%rsi)
1 movl
          %eax, (%rdi)
© xorl
                    *a ^= *b;
   A. 0
                    *b ^= *a;
   B. 1
                    *a ^= *b;
   C. 2
   D. 3
   E. 4
```



#### How many of data hazards w/ Data Forwarding?

• How many pairs of back-to-back data dependences in the following x86 instructions will result in stalls even with data forwarding and both memory operations & xorl take 5 cycles?

| 1          | movl | (%rdi) | ,   | %eax       | X |     |            |   |
|------------|------|--------|-----|------------|---|-----|------------|---|
| 2          | xorl | (%rsi) | ,   | %eax       | X |     |            |   |
| 3          | movl | %eax,  | ( ) | %rdi       | ) |     |            |   |
| 4          | xorl | (%rsi) | ,   | %eax       | X |     |            |   |
| <b>(5)</b> | movl | %eax,  | ( ? | %rsi       | ) |     |            |   |
| 6          | xorl | %eax,  | ( ? | %rdi       | ) |     |            |   |
|            | 4 0  |        |     | *a         |   | ^=  | *b         | • |
|            | A. 0 |        |     | Ψh         |   | ^ — | *a         | • |
|            | B. 1 |        |     |            |   |     |            |   |
|            |      |        |     | <b>*</b> a | ) | ^=  | <b>*</b> b | • |
|            | C. 2 |        |     | . 0        | ' |     |            |   |
|            | D 3  |        |     |            |   |     |            |   |

|                          | /XORL WB/Retire |
|--------------------------|-----------------|
| 1 (1)                    |                 |
| 2 (2) (1)                | 9 cycles for 6  |
| 3 (3) (2) (1)            |                 |
| 4 (3) (2) (1)            | instructions    |
| 5 (3) (2) (1)            | CDI - 2 171     |
| 6 (3) (2) (1)            | CPI = 3.17!     |
| 7 (3) (2)                | (1)             |
| 8 (4) (3) (2)            | (1)             |
| 9 (4) (3) (2)            |                 |
| 10 (4) (3) (2)           |                 |
| 11 (4) (3) (2)           | (2)             |
| 12 (4) (3)               | (2)             |
| 13 (5) (4) (3)           | (2)             |
| 14 (6) (5) (4) (3)       |                 |
| 15 (6) (5) (4) (3)       |                 |
| 16 (6) (5) (4) (3)       |                 |
| 17 (6) (5) (4)           | (2)             |
|                          | (3)             |
|                          | (4) (3)<br>(4)  |
| 20 (6) (5)<br>21 (6) (5) | (4)             |
| 22 (6) (5)               |                 |
| 23 (6) (5)               |                 |
|                          | (5)             |
|                          | (6) (5)         |
| 26                       | (6)             |

#### Takeaways: data hazards

- More data dependencies, more likelihood of data hazards
- Stalls and data forwarding can both address data hazards to generate correct code execution results — but not very efficient

#### Let's extend the example a bit...

```
for(i = 0; i < count; i++) {
     int64_t temp = a[i];
     a[i] = b[i];
     b[i] = temp;
} .L9:
            (%rdi,%rax), %rsi
     movq
            (%rcx,%rax), %r8
     movq
             %r8, (%rdi,%rax)
     movq
             %rsi, (%rcx,%rax)
     movq
             $8, %rax
     addq
             %r9, %rax
     cmpq
             .L9
     jne
             (%rdi,%rax), %rsi
     movq
             (%rcx,%rax), %r8
     movq
             %r8, (%rdi,%rax)
     movq
             %rsi, (%rcx,%rax)
     movq
     addq
             $8, %rax
             %r9, %rax
     cmpq
             .L9
     jne
```

|    | IF.        | ID         | ALU/BR/ | AG M1     | M2           | M3   | M4/XORL | WB/Retire |
|----|------------|------------|---------|-----------|--------------|------|---------|-----------|
| 1  | (1)        |            |         |           |              |      |         |           |
| 2  | (2)        | (1)        |         |           |              |      |         |           |
| 3  | (3)        | (2)        | (1)     |           |              |      |         |           |
| 4  | (4)        | (3)        | (2)     | (1)       |              |      |         |           |
| 5  | (4)        | (3)        |         | (2)       | (1)          |      |         |           |
| 6  | (4)        | (3)        |         |           | (2)          | (1)  |         |           |
| 7  | (4)        | (3)        |         |           |              | (2)  | (1)     |           |
| 8  | (4)        | (3)        |         |           |              |      | (2)     | (1)       |
| 9  | (5)        | (4)        | (3)     |           |              |      |         | (2)       |
| 10 | (6)        | (5)        | (4)     | (3)       |              |      |         |           |
| 11 | <b>(7)</b> | (6)        | (5)     | (4)       | (3)          |      |         |           |
| 12 | (8)        | <b>(7)</b> | (6)     | <b>₹</b>  | (4)          | (3)  |         |           |
| 13 | (9)        | (8)        | (7)     | <b>V</b>  |              | (4)  | (3)     |           |
| 14 | (10)       | (9)        | (8)     |           |              |      | (4)     | (3)       |
| 15 | (11)       | (10)       | (9)     | (8)       |              |      |         | (4)       |
| 16 | (11)       | (10)       |         | (9)       | (8)          |      |         | (5)       |
| 17 | (11)       | (10)       | 1       | 1 cycles  | <b>for 7</b> | (8)  |         | (6)       |
| 18 | (11)       | (10)       | - '     |           |              | (9)  | (8)     | (7)       |
| 19 | (11)       | (10)       |         | instructi | ons          |      | (9)     | (8)       |
| 20 | (12)       | (11)       | (10)    | CDI - 1   | 57           |      |         | (9)       |
| 21 | (13)       | (12)       | (11)    | (10)      |              |      |         |           |
| 22 | (14)       | (13)       | (12)    | (11)      | (10)         |      |         |           |
| 23 |            | (14)       | (13)    | (12)      | (11)         | (10) |         |           |
| 24 |            |            | (14)    | (13)      | (12)         | (11) | (10)    |           |
| 47 |            |            |         |           |              |      |         |           |



# The effect of code optimization

 By reordering which pair of the following instruction stream can we reduce stalls without affecting the correctness of the code?

```
(%rdi,%rax), %rsi
① movq
       (%rcx,%rax), %r8
② movq

    movq %r8, (%rdi,%rax)

    movq %rsi, (%rcx,%rax)

        $8, %rax
s addq
© cmpq %r9, %rax

  jne
  .L9

A. (1) & (2)
B. (2) & (3)
C. (3) & (5)
D. (4) & (6)
```

E. No ordering can help reduce the stalls







# The effect of code optimization

 By reordering which pair of the following instruction stream can we reduce stalls without affecting the correctness of the code?

```
(%rdi,%rax), %rsi
① movq
       (%rcx,%rax), %r8
② movq

    movq %r8, (%rdi,%rax)

    movq %rsi, (%rcx,%rax)

        $8, %rax
s addq
© cmpq %r9, %rax

  jne
  .L9

A. (1) & (2)
B. (2) & (3)
C. (3) & (5)
D. (4) & (6)
```

E. No ordering can help reduce the stalls





## The effect of code optimization

 By reordering which pair of the following instruction stream can we reduce stalls without affecting the correctness of the code?

```
① movq (%rdi,%rax), %rsi
② movq (%rcx,%rax), %r8
③ movq %r8, (%rdi,%rax)
④ movq %rsi, (%rcx,%rax)
⑤ addq $8, %rax
⑥ cmpq %r9, %rax
⑦ jne .L9
```

- A. (1) & (2)
- B. (2) & (3)
- C. (3) & (5)
- D. (4) & (6)
- E. No ordering can help reduce the stalls

```
for(i = 0; i < count; i++) {

Compiler optimization

IF ID ALU/BR/
                                                                                                  M3 M4/XORL WB/Retire
                                                                            ID ALU/BR/AG M1
                                                                                              M2
                                                                        (1)
        int64_t temp = a[i];
                                                                                                  9 cycles for 7
                                                                        (2)
                                                                            (1)
        a[i] = b[i];
                                                                        (3)
                                                                                   (1)
                                                                                                   instructions
                                                                        (4)
                                                                                   (2)
                                                                                          (1)
                                                                            (3)
        b[i] = temp;
                                                                                                    CPI = 1.29
                                                                        (5)
                                                                                   (3)
                                                                                          (2)
                                                                                              (1)
                                                                        (5)
                                                                                              (2)
                                                                                                  (1)
                                                                        (5)
                                                                                                   (2)
                                                                                                         (1)
                                                                                                                (1)
                                                                        (6)
                                                                                                         (2)
                                                                                   (4)
                                                                                                                (2)
                                                                        (7)
                                                                                          (4)
                                                                                   (5)
                                  .L9:
                                                                        (8)
                                                                                                                (3)
                                                                                   (6)
                                                                                          (5)
                                                                                              (4)
          (%rdi,%rax), %rsi
                                               (%rcx,%rax), %r8
movq
                                      movq
                                                                        (9)
                                                                                                  (4)
                                                                                   (7)
                                                                                              (5)
                                               (%rdi,%rax), %rsi
          (%rcx,%rax), %r8
movq
                                      mova
                                                                     12 (10)
                                                                                   (8)
                                                                                                  (5)
                                                                                                        (4)
                                               $8, %rax
          %r8, (%rdi,%rax)
                                      addq
                                                                     13 (11)
                                                                                   (9)
movq
                                                                           (10)
                                                                                          (8)
                                                                                                         (5)
                                                                                                                (4)
                                               %r8, -8(%rdi,%rax)
                                                                    14 (11)
          %rsi, (%rcx,%rax)
                                      mova
                                                                           (10)
                                                                                  (10)
                                                                                          (9)
                                                                                              (8)
                                                                                                                (5)
movq
                                               %rsi, -8(%rcx,%rax 15 (11)
                                      mova
                                                                                                                (6)
                                                                                              (9)
                                                                                                  (8)
                                               %r9, %rax
                                                                     16 (11)
                                                                                                  (9)
                                                                                                                (7)
                                      cmpq
                                                                           (10)
                                                                                                         (8)
          %r9, %rax
cmpq
                                               .L9
                                                                     17 (12)
                                      jne
                                                                                  (11)
                                                                                                                (8)
                                                                                                         (9)
          .L9
jne
                                               (%rcx,%rax), %r8
                                                                     18 (12)
                                                                                  (12)
                                                                                          (11)
                                                                                                                (9)
                                  8
                                      mova
          (%rdi,%rax), %rsi
movq
                                               (%rdi,%rax), %rsi
                                                                     19 (13) (12)
                                                                                              (11)
                                  9
                                                                                  (13)
                                                                                         (12)
                                                                                                                (10)
                                      mova
          (%rcx,%rax), %r8
mova
                                               $8, %rax
                                                                    20 (14) (13)
                                      addq
                                                                                              (12) (11)
                                                                                  (14)
          %r8, (%rdi,%rax)
movq
                                  (11)
                                               %r8, -8(%rdi,%rax)
                                                                                                        (11)
                                                                           (14)
                                                                                                  (12)
                                      movq
          %rsi, (%rcx,%rax)
movq
                                  (12)
                                                                                                                (11)
                                               %rsi, -8(%rcx,%rax 22
                                                                                                        (12)
                                      movq
          $8, %rax
                                                                                                                (12)
addq
                                                                     23
                                               %r9, %rax
                                      cmpq
                                                                    24
                                                                                                                (13)
          %r9, %rax
cmpq
                                               .L9
                                      ine
                                                                    25
                                                                                                                (14)
          .L9
jne
                                                          53
```

```
for(i = 0; i < count; i++) {</pre>
                                                                               M1
                                                                                    M2
                                                                                          M3
                                                                                                M4/XORL WB/Retire
       int64_t temp = a[i];
       a[i] = b[i];
                                                                         (1)
                = temp;
                        The compiler can only do this when it's 100% for sure count is
                                  always an even number! — loop unrolling
              Compilers are limited by the number of registers available to the software!
         (%rcx,%rax), %r8
movq
                                                                         (5)
                                                                               (4)
                                                                                                        (2)
                                         (%rcx,%rax), %r8
                                mova
         (%rdi,%rax), %rsi
movq
                                         (%rdi,%rax), %rsi 10 (8)
                                                                                                        (3)
                                                                         (6)
                                                                               (5)
                                                                                    (4)
                                mova
addq
        $8, %rax
                                                                                    (5)7 cycles for 7
                                                                         (7)
                                                                               (6)
                                                            11 (9)
                                         $8, %rax
                                 addq
        %r8, -8(%rdi,%rax)
movq
                                         %r8, -8(%rdi,%rax)12(10)(9)
                                                                         (8)
                                                                               (7)
        %rsi, -8(%rcx,%rax)<sub>⑤</sub>
                                mova
movq
                                                                         (9)
                                         %rsi, -8(%rcx,%rax13 (11) (10)
                                                                                                        (4)
                                movq
        %r9, %rax
cmpq
                                         (%rcx,%rax), %r8
                                                            14 (12) (11)
                                                                        (10)
                             6
                                                                                                        (5)
                                mova
jne
         .L9
                                         (%rdi,%rax), %rsi 15 (13) (12)
                                                                        (11)
                                                                               (10)
                                                                                                 (7)
                                                                                                        (6)
                             7
                                mova
        (%rcx,%rax), %r
movq
                                         %r9, %rax
                                                            16 (14) (13)
                                                                        (12)
                                                                               (11)
                                                                                    (10)
                                                                                                        (7)
                                 cmpq
        (%rdi,%rax), %rsi
movq
                                         .L9
                                 jne
                                                                        (13)
                                                                               (12)
                                                                                    (11)
                                                                                          (10)
                                                                                                        (8)
                                                                  (14)
        $8, %rax
addq
                                         $8, %rax
                                 addq
                                                                                                        (9)
                                                                        (14)
                                                                               (13)
                                                                                    (12)
                                                                                          (11)
                                                                                                 (10)
        %r8, -8(%rdi,%rax)
movq
                                         %r8, -8(%rdi,%rax)<sub>19</sub>
                                mova
                                                                               (14)
                                                                                   (13)
                                                                                          (12)
                                                                                                 (11)
                                                                                                        (10)
        %rsi, -8(%rcx,%rax)
movq
                                         %rsi, -8(%rcx,%rax20
                                movq
                                                                                                        (11)
                                                                                    (14)
                                                                                          (13)
                                                                                                 (12)
        %r9, %rax
cmpq
                                         %19, %1ax
                                 CIIIPY
                                                            21
                                                                                                 (13)
                                                                                                        (12)
                                                                                          (14)
         .L9
jne
                                         .L9
                                 jne
                                                            22
                                                                                                        (13)
                                                                                                 (14)
                                                      55
                                                                                                        (14)
```

## **Limitations of Compiler Optimizations**

- If the hardware (e.g., pipeline changes), the same compiler optimization may not be that helpful
- The compiler can only optimize on static instructions, but cannot optimize dynamic instruction
  - Compiler cannot predict branches
  - Compiler does not know if cache has the data/instructions

#### Takeaways: data hazards

- More data dependencies, more likelihood of data hazards
- Stalls and data forwarding can both address data hazards to generate correct code execution results — but not very efficient
- Compiler optimizations can help, but to a limited extent

#### **Announcements**

- Assignment 4 due this Saturday
  - Please reaccept the invitation again we have to scrap the original one due to permission issues
  - You may still keep your current content rename the folder on datahub to a different name, copy your answers to the newly created notebook
- Reading Quiz 7 due Wednesday before the lecture

# Computer Science & Engineering

142



