# **AVLSI**

CHITLURU VENKATA BHANU PRAKASH - S20200020255

# **Complementary Pass Transistor Logic full adder:**

The Complementary Pass Transistor Logic style is a well-known low power logic style. The CPL style uses NMOS pass transistors to implement logic and eliminates the PMOS transistors completely. The use positive feedback and NMOS transistors only makes the circuit naturally fast.

# **CPL Full Adder Circuit Diagram:**



# **Truth Table:**

| Inputs |   |   | Outputs |       |  |
|--------|---|---|---------|-------|--|
| Α      | В | С | Sum     | Carry |  |
| 0      | 0 | 0 | 0       | 0     |  |
| 0      | 0 | 1 | 1       | 0     |  |
| 0      | 1 | 0 | 1       | 0     |  |
| 0      | 1 | 1 | 0       | 1     |  |
| 1      | 0 | 0 | 1       | 0     |  |
| 1      | 0 | 1 | 0       | 1     |  |
| 1      | 1 | 0 | 0       | 1     |  |
| 1      | 1 | 1 | 1       | 1     |  |

# **Schematic Design:**



**Design Rule Checking (DRC)** verifies as to whether a specific design meets the constraints imposed by the process technology to be used for its manufacturing. DRC checking is an essential part of the physical design flow and ensures the design meets manufacturing requirements and will not result in a chip failure.

### **DRC Check:**



#### Icon:



# **Layout Design:**



# **DRC Check:**



Electrical rule checking (ERC) is a methodology used to check the robustness of a design both at schematic and layout levels against various "electronic design rules". These design rules are often project-specific and developed based on knowledge from previous tapeouts or in anticipation of potential new failures.

## **ERC Check:**



# **NCC Check:**



#### **VERILOG CODE:**

```
/* Verilog for cell 'CPL_Full_Adder:CPL_Full_Adder{lay}' from library 'CPL_Full_Adder' */
/* Created on Fri Mar 24, 2023 15:10:26 */
/* Last revised on Sat Mar 25, 2023 09:58:15 */
/* Written on Sat Mar 25, 2023 09:59:40 by Electric VLSI Design System, version 9.07 */
module CPL Full Adder(A, Abar, B, Bbar, C, Cbar, Carry, CarryBar, Sum, SumBar,
vdd, gnd); input A; input Abar; input B; input Bbar; input C; input Cbar;
output Carry; output CarryBar; output Sum; output SumBar; input vdd;
input gnd;
 supply1 vdd; supply0 gnd; wire net_1, net_2, net_4, net_5, net_124,
net_138, net_144, net_154, net_160; wire net_169;
 tranif1 nmos_0(net_1, Bbar, A);
tranif1 nmos 1(net 1, B, Abar);
tranif1 nmos_2(net_2, B, A); tranif1
nmos_3(net_2, Bbar, Abar); tranif1
nmos 4(net 5, net 1, Cbar); tranif1
nmos_5(net_5, net_2, C); tranif1
nmos 6(net 4, net 1, C); tranif1
nmos 7(net 4, net 2, Cbar); tranif1
nmos 8(SumBar, gnd, net 5); tranif1
nmos 9(Sum, gnd, net 4); tranif1
nmos 10(net 124, B, A); tranif1
nmos_11(net_124, gnd, Abar);
tranif1 nmos 12(net 138, gnd, A);
tranif1 nmos 13(net 138, Bbar,
Abar); tranif1 nmos_14(net_144,
vdd, A); tranif1 nmos 15(net 144, B,
Abar); tranif1 nmos_16(net_154,
Bbar, A); tranif1 nmos 17(net 154,
vdd, Abar); tranif1
nmos 18(net 160, net 124, Cbar);
tranif1 nmos 19(net 160, net 144,
C); tranif1 nmos 20(net 169,
net 154, Cbar); tranif1
nmos 21(net 169, net 138, C);
tranif1 nmos 22(CarryBar, gnd,
net_160); tranif1 nmos_23(Carry,
```

```
gnd, net_169); tranif0
pmos_0(SumBar, vdd, net_5); tranif0
pmos_1(net_4, vdd, net_5); tranif0
pmos_2(net_5, vdd, net_4); tranif0
pmos_3(Sum, vdd, net_4); tranif0
pmos_4(CarryBar, vdd, net_160);
tranif0 pmos_5(net_169, vdd,
net_160); tranif0 pmos_6(net_160,
vdd, net_169); tranif0 pmos_7(Carry,
vdd, net_169); endmodule /*
CPL Full Adder */
```

### **Results:**

#### Simulations in ModelSim - INTEL FPGA starter edition Software

- 1) Compiled the Verilog code in ModelSim and simulated to get waveforms.
- 2) Waveforms for A, B, C, Sum and Carry respectively for all possible 3bit (8) inputs.





### **Conclusions:**

- $\triangleright$  W/L of NMOS = 5/2.
- $\triangleright$  W/L of PMOS = 10/2.
- $\triangleright$  W/L ratio of PMOS to NMOS = 2.
- Minimum spacing between actives and polysilicon 3micrometers.
- > Zero DRC errors.
- > Zero ERC errors.
- No NCC errors.
- Used PMOS and NMOS to build not gate.
- > Total Number of Transistors: 24 NMOS + 8 PMOS = 32.
- > Got familiar with Electric Tool and ModelSim Software.

### **Contribution:**

CHITLURU VENKATA BHANU PRAKASH – S20200020255

- ❖ Layout design with DRC, ERC, NCC check.
- Compilation of Verilog code.
- Simulation of design in ModelSim Software.
- Waveforms.