

Week6

Teacher: 廖裕評 Yu-Ping Liao

TA: 陳大荃 Da-chuan Chen, 陳恩妮 En-ni Chen

#### Class Rules

- 1. No drink besides water.
- 2. Bring a laptop and breadboard if needed.
- 3. Ask us TAs to sign and borrow development boards. Do not sign or ask others to sign for you without TAs' permission.
- 4. Arriving 10 minutes after the bell rings will be regarded as absent.
- 5. If you damage any borrowed equipment, you have to pay for it.

#### **Homework Rules**

- 1. Includes: A. Class content, B. Class exercise, C. Homework (screenshot or video)
- 2. Editing software: MS PowerPoint
- 3. File format: PDF
- 4. Filename: "date\_group\_studentID\_name.pdf", like "0916\_第1組\_11028XXX\_陳OO.pdf"
- 5. The homework deadline is 23:59 of the day before the next class. If you are late, then your grade will be deducted.

#### **Contact**

If you encounter any problems with this class, please get in touch with us with the following E-mails:

- 1. Teacher, Prof. Yu-Ping Liao 廖裕評: <a href="mailto:lyp@cycu.org.tw">lyp@cycu.org.tw</a>
- 2. TA, Da-chuan Chen 陳大荃: <u>dachuan516@gmail.com</u>
- 3. TA, En-ni Chen 陳恩妮: anna7125867@gmail.com

Or visit 篤信 Lab353 for further questions.

#### Outline of the Week

- 1. SPI introduction
- 2. SPI Project.
- 3. Homework 6-1.
- 4. Homework 6-2.



#### SPI

SPI(Serial Peripheral Interface ) is a synchronous serial communication interface specification used for chip communication, primarily employed in single-chip systems. It is similar to I<sup>2</sup>C.

SPI uses a main–subnode (master/slave) architecture, where one main device orchestrates communication by providing the clock signal and chip select signal(s) which control any number of subservient peripherals.





#### Operation

SCK: Serial Clock (clock signal from main)

MOSI: Main Out Sub In (data output from main)

MISO: Main In Sub Out (data output from sub)

SEL: Slave Select (active low signal from main to

address subs and initiate transmission)





## 1. Execute "\_CreatProject"

- 1. Go to "~/HT32\_STD\_5xxxx\_FWLib\_V1.5.1\_7084/example/SPI/Interrupt".
- 2. Double click "\_CreateProject.bat".



# 2. Launch project



#### main

```
int main (void)
71 □ {
72
      /* Initialize LED1 & LED2 on HT32 board
      HT32F_DVB_LEDInit(HT_LED1);
73
                                                              → LED Initialization Setting
74
      HT32F DVB LEDInit(HT LED2);
75
                                                              → SPI Initialization Setting
76
      SPI Configuration();
77
                                                              → SPI Return Function Testing
      SPI_Loopback();
78
79
80
      while (1);
81
```

\*/

# **SPI Initialization Setting**

```
87 void SPI Configuration (void)
88 🗏 {
89 🖨
         Notice that the local variable (structure) did not have an initial value.
         Please confirm that there are no missing members in the parameter settings below in this function.
 92
93
      SPI_InitTypeDef SPI_InitStructure;
94
95
      CKCU PeripClockConfig TypeDef CKCUClock = {{0}};
96
      /* Enable Px, Master, Slave & AFIO clock
97
      HTCFG SPI MASTER SEL GPIO CLOCK (CKCUClock)
                                                       = 1;
                                                                                                                             → System Clock Setting
98
      HTCFG_SPI_SLAVE_CLOCK(CKCUClock)
                                                       = 1;
      HTCFG SPI MASTER CLOCK (CKCUClock)
                                                       = 1;
100
       CKCUClock.Bit.AFIO
                                                       = 1;
101
       CKCU PeripClockConfig(CKCUClock, ENABLE);
102
103
                                                                                                                                Set master SEL as Pullup-Resister
      GPIO PullResistorConfig(HTCFG SPI MASTER SEL GPIO ID, HTCFG SPI MASTER SEL AFIO PIN, GPIO PR UP)
104
105
106
                                                                                                             */
      AFIO GPxConfig(HTCFG SPI MASTER SEL AFIO PORT, HTCFG SPI MASTER SEL AFIO PIN, AFIO FUN SPI);
107
108
      AFIO_GPxConfig(HTCFG_SPI_MASTER_SCK_AFIO_PORT, HTCFG_SPI_MASTER_SCK_AFIO_PIN, AFIO_FUN_SPI);
                                                                                                                             Master Pin Setting
      AFIO GPXConfig (HTCFG SPI MASTER MOSI AFIO PORT, HTCFG SPI MASTER MOSI AFIO PIN, AFIO FUN SPI);
109
      AFIO GPXConfig (HTCFG SPI MASTER MISO AFIO PORT, HTCFG SPI MASTER MISO AFIO PIN, AFIO FUN SPI);
112
113
      AFIO GPxConfig(HTCFG SPI SLAVE SEL AFIO PORT, HTCFG SPI SLAVE SEL AFIO PIN, AFIO FUN SPI);
                                                                                                                             Slave Pin Setting
      AFIO GPXConfig (HTCFG SPI SLAVE SCK AFIO PORT, HTCFG SPI SLAVE SCK AFIO PIN, AFIO FUN SPI);
114
115
      AFIO GPXConfig (HTCFG SPI SLAVE MOSI AFIO PORT, HTCFG SPI SLAVE MOSI AFIO PIN, AFIO FUN SPI);
      AFIO GPxConfig (HTCFG SPI SLAVE MISO AFIO PORT, HTCFG SPI SLAVE MISO AFIO PIN, AFIO FUN SPI);
116
117
118
      /* SPI configuration: Master mode
119
      SPI InitStructure.SPI Mode = SPI MASTER;
      SPI InitStructure.SPI FIFO = SPI FIFO DISABLE;
      SPI InitStructure.SPI DataLength = SPI DATALENGTH 8;
      SPI InitStructure.SPI SELMode = SPI SEL HARDWARE;
      SPI InitStructure.SPI SELPolarity = SPI SELPOLARITY LOW;
      SPI_InitStructure.SPI_CPOL = SPI_CPOL_LOW;
124
      SPI InitStructure.SPI CPHA = SPI_CPHA_FIRST;
      SPI InitStructure.SPI FirstBit = SPI FIRSTBIT MSB;
       SPI InitStructure.SPI RxFIFOTriggerLevel = 0;
      SPI InitStructure.SPI TxFIFOTriggerLevel = 0;
      SPI InitStructure.SPI ClockPrescaler = 4;
130
      SPI Init (HTCFG SPI MASTER, &SPI InitStructure);
131
132
      /* SPI1 configuration: Slave mode
133
      SPI InitStructure.SPI Mode = SPI SLAVE;
      SPI Init (HTCFG SPI SLAVE, &SPI InitStructure);
134
```

# **AFIO Setting**

➤ DataSheet P28

| AF0               | AFO AF1 AF2 AF3 AF4 |     |     |               |               |  |  |  |  |
|-------------------|---------------------|-----|-----|---------------|---------------|--|--|--|--|
| System<br>Default | GPIO                | ADC | СМР | MCTM<br>/GPTM | SPI           |  |  |  |  |
| PA11              |                     |     |     | MT_<br>CH1N   | SPIO_<br>MISO |  |  |  |  |
| SWCLK             | PA12                |     |     |               |               |  |  |  |  |
| SWDIO             | PA13                |     |     |               |               |  |  |  |  |
| PA14              |                     |     |     | MT_<br>CH0    | SPI1_<br>SEL  |  |  |  |  |
| PA15              |                     |     |     | MT_<br>CH0N   | SPI1_<br>SCK  |  |  |  |  |
| VDD_2             |                     |     |     |               |               |  |  |  |  |
| VSS_2             |                     |     |     |               |               |  |  |  |  |
| PB0               |                     |     |     | MT_<br>CH1    | SPI1_<br>MOSI |  |  |  |  |
| PB1               |                     |     |     | MT_<br>CH1N   | SPI1_<br>MISO |  |  |  |  |
| PD1               |                     |     |     | MT_<br>CH2    |               |  |  |  |  |
| PD2               |                     |     |     | MT_<br>CH2N   |               |  |  |  |  |
| PD3               |                     |     |     | MT_<br>CH3    |               |  |  |  |  |
| VDD_2             |                     |     |     |               |               |  |  |  |  |
| VSS 2             |                     |     |     |               |               |  |  |  |  |
| PB2               |                     |     |     | MT_<br>CH2    | SPI0_<br>SEL  |  |  |  |  |
| PB3               |                     |     |     | MT_<br>CH2N   | SPI0_<br>SCK  |  |  |  |  |
| PB4               |                     |     |     | MT_<br>BRK    | SPIO_<br>MOSI |  |  |  |  |
| PB5               |                     |     |     | MT_<br>BRK    | SPIO_<br>MISO |  |  |  |  |

```
ht32 board config.h
 main.c
 88 - {
 89 🗀
       /* !!! NOTICE !!!
          Notice that the local variable (structure) did not have an initial value.
 91
          Please confirm that there are no missing members in the parameter settings below in this fur
 92
 93
       SPI InitTypeDef SPI InitStructure;
 94
 95
       CKCU PeripClockConfig TypeDef CKCUClock = {{0}};
 96
       /* Enable Px, Master, Slave & AFIO clock
 97
       HTCFG_SPI_MASTER_SEL_GPIO_CLOCK(CKCUClock)
 98
       HTCFG SPI SLAVE CLOCK (CKCUClock)
                                                         = 1;
 99
       HTCFG SPI MASTER CLOCK (CKCUClock)
                                                        = 1:
100
       CKCUClock.Bit.AFIO
101
       CKCU PeripClockConfig(CKCUClock, ENABLE);
102
103
       /* MASTER SEL idle state is HIGH
104
       GPIO_PullResistorConfig(HTCFG_SPI_MASTER_SEL_GPIO_ID, HTCFG_SPI_MASTER_SEL_AFIO_PIN, GPIO_PR_UI
105
106
       /* Configure related IO to Master mode
107
       AFIO GPXConfig (HTCFG SPI MASTER SEL AFIO FORT, HTCFG SPI MASTER SEL AFIO PIN, AFIO FUN SPI);
       AFIO GPxConfig (HTCFG SPI MASTER SCK AF
108
                                                     HTCFG SPI MASTER SCK AFIO PIN, AFIO FUN SPI);
109
       AFIO GPxConfig (HTCFG SPI MASTER MOSI A
                                                     HTCFG SPI MASTER MOSI AFIO PIN, AFIO FUN SPI);
110
       AFIO GPxConfig(HTCFG SPI MASTER MISO A
                                                     HTCFG SPI MASTER MISO AFIO PIN, AFIO FUN SPI);
                                                     (CK)
            137
                    define HTCFG SPI MA.
                                                                          (CK.Bit.SPIO)
            138
                    #define HTCFG SPI MAST
                                                                          (HT SPIO)
            139
                            HTCFG SPI MASTER RQn
                                                                          (SPI0 IRQn)
            140
                            HTCFG SPI MASTER SEL AFIO PORT
                                                                          (GPIO PB)
            141
                    define HTCFG SPI MASTER SCK AFIO PORT
                                                                          (GPIO PB)
                    #define HTCFG SPI MASTER MOSI AFIO PORT
           142
                                                                          (GPIO PB)
           143
                    #define HTCFG SPI MASTER MISO AFIO PORT
                                                                          (GPIO PB)
            144
                    #define HTCFG SPI MASTER SEL AFIO PIN
                                                                          (AFIO PIN 2)
            145
                    define HTCFG SPI MASTER SCK AFIO PIN
                                                                          (AFIO PIN 3)
            146
                    #define HTCFG SPI MASTER MOSI AFIO PIN
                                                                          (AFIO PIN 4)
           147
                    define HTCFG SPI MASTER MISO AFIO PIN
                                                                          (AFIO PIN 5)
           148
                    #define HTCFG SPI MASTER IRQHandler
                                                                          (SPI0 IRQHandler)
           149
           150
                    #define HTCFG SPI SLAVE CLOCK(CK)
                                                                          (CK.Bit.SPI1)
           151
                    define HTCFG SPI SLAVE
                                                                          (HT SPI1)
            152
                    #define HTCFG SPI SLAVE IRQn
                                                                          (SPI1 IRQn)
            153
                            HTCFG SPI SLAVE SEL AFIO PORT
                                                                          (GPIO PA)
            154
                            HTCFG SPI SLAVE SCK AFIO PORT
                                                                          (GPIO PC)
                            HTCFG SPI SLAVE MOSI AFIO PORT
            155
                                                                          (GPIO PC)
            156
                            HTCFG SPI SLAVE MISO AFIO PORT
                                                                          (GPIO PC)
           157
                            HTCFG SPI SLAVE SEL AFIO PIN
                                                                          (AFIO PIN 14)
           158
                    define HTCFG SPI SLAVE SCK AFIO PIN
                                                                          (AFIO PIN 5)
            159
                    #define HTCFG SPI SLAVE MOSI AFIO PIN
                                                                          (AFIO PIN 8)
                    #define HTCFG SPI SLAVE MISO AFIO PIN
            160
                                                                          (AFIO PIN 9)
                    #define HTCFG SPI SLAVE IRQHandler
                                                                          (SPI1 IRQHandler)
            161
```

# **SPI Initialization Setting**

```
void SPI Init(HT SPI TypeDef* SPIx, SPI InitTypeDef* SPI InitStruct
118
         /* SPI configuration: Master mode
                                                                                 139 □ {
119
         SPI InitStructure.SPI Mode = SPI MASTER;
                                                                                 141
120
        SPI InitStructure.SPI FIFO = SPI FIFO DISABLE;
                                                                                 142
                                                                                       /* Check the parameters
121
         SPI InitStructure.SPI DataLength = SPI DATALENGTH 8;
                                                                                 143
                                                                                       Assert Param(IS SPI(SPIx));
                                                                                 144
                                                                                       Assert Param(IS SPI MODE(SPI InitStruct->SPI Mode));
122
        SPI InitStructure.SPI SELMode = SPI SEL HARDWARE;
                                                                                       Assert Param(IS SPI FIFO SET(SPI InitStruct->SPI FIFO));
                                                                                 145
123
        SPI InitStructure.SPI SELPolarity = SPI SELPOLARITY LOW;
                                                                                       Assert Param(IS SPI DATALENGTH(SPI InitStruct->SPI DataLength));
                                                                                 146
124
                                                                                 147
                                                                                       Assert Param(IS SPI SEL MODE(SPI InitStruct->SPI SELMode));
        SPI InitStructure.SPI CPOL = SPI CPOL LOW;
                                                                                 148
                                                                                       Assert Param(IS SPI SEL POLARITY(SPI InitStruct->SPI SELPolarity));
125
         SPI InitStructure.SPI CPHA = SPI CPHA FIRST;
                                                                                 149
                                                                                       Assert Param(IS SPI CPOL(SPI InitStruct->SPI CPOL));
126
        SPI InitStructure.SPI FirstBit = SPI FIRSTBIT MSB;
                                                                                 150
                                                                                       Assert Param(IS SPI CPHA(SPI InitStruct->SPI CPHA));
                                                                                 151
                                                                                       Assert Param(IS SPI FIRST BIT(SPI InitStruct->SPI FirstBit));
127
         SPI InitStructure.SPI RxFIFOTriggerLevel = 0;
                                                                                 152
                                                                                       Assert Param(IS SPI FIFO LEVEL(SPI InitStruct->SPI RxFIFOTriggerLevel));
128
         SPI InitStructure.SPI TxFIFOTriggerLevel = 0;
                                                                                 153
                                                                                       Assert Param(IS SPI FIFO LEVEL(SPI InitStruct->SPI TxFIFOTriggerLevel));
129
        SPI InitStructure.SPI ClockPrescaler = 4;
                                                                                       Assert Param(IS SPI CLOCK PRESCALER(SPI InitStruct->SPI ClockPrescaler));
                                                                                 154
                                                                                 155
130
        SPI Init HTCFG SPI MASTER, &SPI InitStructure);
                                                                                 156
                                                                                                     ----- SPIx Control Register 2 Configuration
                                                                                 157
                                                                                        tmp = SPI InitStruct->SPI CPOL;
                                                                                 158
                                                                                       if (tmp == SPI CPOL LOW)
                                                                                 159
                                                                                 160
                                                                                         tmp |= (0x100 << SPI_InitStruct->SPI_CPHA);
                                                                                 161
                                                                                 162
                                                                                       else
                                                                                 163
                                                                                         tmp |= (0x200 >> SPI InitStruct->SPI CPHA);
                                                                                 165
                                                                                 166
                                                                                 167
                                                                                       SPIx->CR1 = SPI InitStruct->SPI Mode |
                                                                                                                          SPI InitStruct->SPI DataLength
                      SPICR1(SPI Control Register 1)
                                                                                                  SPI InitStruct->SPI SELMode | SPI InitStruct->SPI SELPolarity
                                                                                 169
                                                                                                  SPI InitStruct->SPI FirstBit | tmp;
                                                                                 170
                                                                                 171
                                                                                                               --- SPIx FIFO Control Register Configuration
                 SPIFCR(SPI FIFO Control Register)
                                                                                        SPIx->FCR = SPI InitStruct->SPI FIFO | SPI InitStruct->SPI TxFIF0TriggerLevel |
                                                                                 173
                                                                                                  (SPI InitStruct->SPI RxFIFOTriggerLevel << 4);
                                                                                 174
                                                                                 175
                                                                                                              ---- SPIx Clock Prescaler Register Configuration
                                                                                 176
                                                                                       #if (LIBCFG SPI CLK PRE V01)
            SPICPR(SPI Clock Prescaler Register) <
                                                                                 177
                                                                                        SPIx->CPR = (SPI InitStruct->SPI ClockPrescaler - 1);
                                                                                 178
                                                                                 179
                                                                                       SPIx->CPR = (SPI InitStruct->SPI ClockPrescaler / 2) - 1;
                                                                                 180
                                                                                 181
```

# SPI Control Register 1

 $0 \times 0.04$ 

Official:

#### ➤ UserManual P488

#### SPI Control Register 1 – SPICR1

This register specifies the SPI parameters including the data length, the transfer format, the SEL active polarity/ mode, the LSB/MSB control, and the master/slave mode.

| Offset:                                 | UXUU4      |      |          |          |          |      |        |      |
|-----------------------------------------|------------|------|----------|----------|----------|------|--------|------|
| Reset value:                            | 0x0000 000 | 00   |          |          |          |      |        |      |
|                                         | _          |      |          |          |          |      |        |      |
|                                         | 31         | 30   | 29       | 28       | 27       | 26   | 25     | 24   |
|                                         |            |      |          |          | Reserved |      |        |      |
| Type/Reset                              |            |      |          |          |          |      |        |      |
| .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 23         | 22   | 21       | 20       | 19       | 18   | 17     | 16   |
|                                         |            |      |          |          |          | 10   |        |      |
|                                         |            |      |          |          | Reserved |      |        |      |
| Type/Reset                              |            |      |          |          |          |      |        |      |
|                                         | 15         | 14   | 13       | 12       | 11       | 10   | 9      | 8    |
|                                         | Reserved   | MODE | SELM     | FIRSTBIT | SELAP    |      | FORMAT |      |
| Type/Reset                              |            | RW 0 | RW 0     | RW 0     | RW 0     | RW ( | ) RW 0 | RW 0 |
|                                         | 7          | 6    | 5        | 4        | 3        | 2    | 1      | 0    |
|                                         |            |      | Reserved |          |          |      | DFL    |      |
| Type/Reset                              |            |      |          |          | RW 0     | RW ( | ) RW 0 | RW 0 |

# SPI FIFO Control Register

#### ➤ UserManual P495

#### SPI FIFO Control Register – SPIFCR

This register contains the related SPI FIFO control including the FIFO enable control and the FIFO trigger level selections.

| Offset:      | 0x018    |      |      |        |    |    |   |       |     |      |    |     |    |     |       |
|--------------|----------|------|------|--------|----|----|---|-------|-----|------|----|-----|----|-----|-------|
| Reset value: | 0x0000_0 | 000  |      |        |    |    |   |       |     |      |    |     |    |     |       |
|              | 31       | 30   |      | 29     |    | 28 |   | 27    |     | 2    | 6  | 25  | 5  | 2   | 24    |
|              |          |      |      |        |    |    |   | Reser | ved |      |    |     |    |     |       |
| Type/Reset   |          |      |      |        |    |    |   |       |     |      |    |     |    |     |       |
|              | 23       | 22   |      | 21     |    | 20 |   | 19    |     | 18   | 8  | 17  | 7  | 1   | 16    |
|              |          |      |      |        |    |    |   | Reser | ved |      |    |     |    |     |       |
| Type/Reset   |          |      |      |        |    |    |   |       |     |      |    |     |    |     |       |
|              | 15       | 14   |      | 13     |    | 12 |   | 11    |     | 1    | 0  | 9   |    |     | 8     |
|              |          |      | Re   | served |    |    |   |       |     | FIFO | EN |     |    | Res | erved |
| Type/Reset   |          |      |      |        |    |    |   |       |     | RW   | 0  |     |    |     |       |
|              | 7        | 6    |      | 5      |    | 4  |   | 3     |     | 2    |    | 1   |    |     | 0     |
|              |          |      | R)   | (FTLS  |    |    |   |       |     |      |    | TXF | LS |     |       |
| Type/Reset   | RW (     | 0 RW | 0 RW | 0      | RW |    | 0 | RW    | 0   | RW   | 0  | RW  | 0  | RW  | 0     |

# SPI Clock Prescaler Register

➤ UserManual P491

#### SPI Clock Prescaler Register - SPICPR

| This register | specifies t | he SPI | cloc | k pr | escaler | ratio | ). |    |   |     |      |   |    |   |    |    |   |    |    |   |
|---------------|-------------|--------|------|------|---------|-------|----|----|---|-----|------|---|----|---|----|----|---|----|----|---|
| Offset:       | 0x00C       |        |      |      |         |       |    |    |   |     |      |   |    |   |    |    |   |    |    |   |
| Reset value:  | 0x0000_     | 0000   |      |      |         |       |    |    |   |     |      |   |    |   |    |    |   |    |    |   |
|               |             |        |      |      |         |       |    |    |   |     |      |   |    |   |    |    |   |    |    |   |
|               | 31          |        | 30   |      | 29      | 9     |    | 28 |   | 2   | 27   |   | 26 |   |    | 25 |   |    | 24 |   |
|               |             |        |      |      |         |       |    |    |   | Res | erve | d |    |   |    |    |   |    |    |   |
| Type/Reset    |             |        |      |      |         |       |    |    |   |     |      |   |    |   |    |    |   |    |    |   |
|               | 23          |        | 22   |      | 21      | 1     |    | 20 |   | 1   | 19   |   | 18 |   |    | 17 |   |    | 16 |   |
|               |             |        |      |      |         |       |    |    |   | Res | erve | d |    |   |    |    |   |    |    |   |
| Type/Reset    |             |        |      |      |         |       |    |    |   |     |      |   |    |   |    |    |   |    |    |   |
|               | 15          |        | 14   |      | 13      | 3     |    | 12 |   | 1   | 11   |   | 10 |   |    | 9  |   |    | 8  |   |
|               |             |        |      |      |         |       |    |    |   |     | P    |   |    |   |    |    |   |    |    |   |
| Type/Reset    | RW          | 0 RW   |      | 0    | RW      | 0     | R۱ | N  | 0 | RW  |      | 0 | RW | 0 | RW |    | 0 | RW |    | 0 |
|               | 7           |        | 6    |      | 5       |       |    | 4  |   |     | 3    |   | 2  |   |    | 1  |   |    | 0  |   |
|               |             |        |      |      |         |       |    |    |   |     | P    |   |    |   |    |    |   |    |    |   |
| Type/Reset    | RW          | 0 RW   |      | 0    | RW      | 0     | R۱ | N  | 0 | RW  |      | 0 | RW | 0 | RW |    | 0 | RW |    | 0 |

# Calculate the value of register

➤ Take SPICR1 as an example

Configure parameters:

0X0000 4000 (SPI\_MODE)

0X0000 2000 (SPI\_SELMODE)

0X0000 0000 (SPI\_FIRSTBIT)

0X0000 0000 (SPI\_SELPOLARITY)

0X0000 0000 (SPI\_CPHA)

0X0000 0000 (SPI\_CPOL)

0X0000 0008 (SPI DATALENGTH)

```
Calculate according to the fig1:

0X0000 4000 (SPI_MODE)

0X0000 2000 (SPI_SELMODE)

0X0000 0000 (SPI_FIRSTBIT)

0X0000 0000 (SPI_SELPOLARITY)

0X0000 0000 (SPI_CPHA)

0X0000 0000 (SPI_CPOL)

0X0000 0008 (SPI_DATALENGTH)

+)

0X0000 6108

0b0000 0000 0000 0000 01100001 0000 1000
```

 SPIx Control Register 2 Configuration ➤ Fig1: SPI\_InitStruct->SPI\_CPOL; if (tmp == SPI CPOL LOW) 159 160 tmp |= (0x100 << SPI\_InitStruct->SPI\_CPHA); 161 162 else 163 164 tmp |= (0x200 >> SPI InitStruct->SPI CPHA); 165 166 SPIx->CR1 = SPI\_InitStruct->SPI\_Mode | SPI\_InitStruct->SPI\_DataLength

SPI InitStruct->SPI FirstBit

SPI InitStruct->SPI SELMode | SPI InitStruct->SPI SELPolarity

#### Print on the Tera Term to confirm calculation result



#### **SPI Data Transfer Format**

➤ UserManual P489:

SPI Data Transfer Format

These three bits are used to determine the data transfer format of the SPI interface

| FORMAT [2:0] | CPOL     | CPHA |
|--------------|----------|------|
| 001          | 0        | 0    |
| 010          | 0        | 1    |
| 110          | 1        | 0    |
| 101          | 1        | 1    |
| Others       | Reserved |      |

CPOL: Clock Polarity

0: SCK Idle state is low 1: SCK Idle state is high

CPHA: Clock Phase

0: Data is captured on the first SCK clock edge

1: Data is captured on the second SCK clock edge

```
119
       /* SPI configuration: Master mode
120
       SPI InitStructure.SPI Mode = SPI MASTER;
121
       SPI InitStructure.SPI FIFO = SPI FIFO DISABLE;
       SPI InitStructure.SPI DataLength = SPI DATALENGTH 8;
122
123
       SPI InitStructure.SPI SELMode = SPI SEL HARDWARE;
124
       SPI InitStructure.SPI SELPolarity = SPI SELPOLARITY LOW;
125
       SPI InitStructure.SPI CPOL = SPI CPOL LOW;
126
127
128
       SPI InitStructure.SPI RxFIFOTriggerLevel = 0;
       SPI InitStructure.SPI TxFIFOTriggerLevel = 0;
129
       SPI InitStructure.SPI ClockPrescaler
130
       SPI Init(HTCFG SPI_MASTER, &SPI_InitStructure);
131
```





Figure 151. SPI Single Byte Transfer Timing Diagram – CPOL = 0, CPHA = 0

#### SPI Interrupt



Master Interrupt

ıpt

Slave Interrupt

```
126 - {
127
       if (SPI_GetFlagStatus(HTCFG_SPI_MASTER, SPI_FLAG_RXBNE))
128
129
          /* Read received data
130
         SPI0_Buffer_Rx[SPI0_Rx_Index++] = SPI_ReceiveData(HTCFG_SPI_MASTER);
131
132
133
       if (SPI_GetFlagStatus(HTCFG_SPI_MASTER, SPI_FLAG_TXBE))
134
135
         if (SPI0 Tx Index < BufferSize)
136
137
            /* Send SPI0 data
138
           SPI SendData(HTCFG SPI MASTER, SPI0 Buffer Tx[SPI0 Tx Index++]);
139
140
          else
141
           /* Disable SPI0 TXBE interrupt
142
143
           SPI_IntConfig(HTCFG_SPI_MASTER, SPI_INT_TXBE, DISABLE);
144
145
146
     void HTCFG_SPI_SLAVE_IRQHandler(void)
153 - {
       if (SPI GetFlagStatus(HTCFG SPI SLAVE, SPI FLAG RXBNE))
154
155
156
         /* Read received data
157
         SPI1 Buffer Rx[SPI1 Rx Index++] = SPI ReceiveData(HTCFG SPI SLAVE);
158
159
160
       if (SPI_GetFlagStatus(HTCFG_SPI_SLAVE, SPI_FLAG_TXBE))
161
162
         if (SPI1 Tx Index < BufferSize)</pre>
163
164
           /* Send SPI1 data
165
           SPI SendData(HTCFG SPI SLAVE, SPI1 Buffer Tx[SPI1 Tx Index++]);
166
167
         else
168
           /* Disable SPI1 TXBE interrupt
169
170
           SPI_IntConfig(HTCFG SPI_SLAVE, SPI_INT_TXBE, DISABLE);
171
172
173 -}
```

void HTCFG SPI MASTER IRQHandler(void)

# SPI Loopback

```
void SPI Loopback (void)
164 - {
165
       /* Wait for transmission finished
                                                      → If SPIO hasn't completed reception, do not proceed further
166
       while (SPI0 Rx Index < BufferSize);</pre>
167
168
       /* Check on validity of received data on SPIO & SPII
       if (CmpBuffer(SPIO Buffer Tx, SPI1 Buffer Rx, BufferSize) && CmpBuffer(SPI1 Buffer Tx, SPIO Buffer Rx, BufferSize))
169
170 E
171
                                                                                                                   */
         /* Turn on LED1 if the transmitted and received data are equal
172
         HT32F_DVB_LEDOn(HT LED1);
173
174
       else
175
176
         /* Turn on LED2 if the transmitted and received data are different
177
         HT32F DVB LEDOn (HT LED2);
178
179
```

If the transmitted data isn't correct, LED2 will light up.  $SPI0_TX \neq SPI1_RX$ ,  $SPI1_TX \neq SPI0_RX$ .

SPI0\_TX = SPI1\_RX, SPI1\_TX = SPI0\_RX.

If the transmitted data is correct, LED1 will light up.



#### Execute the example and show on Tera Term

- Objective: Wire and edit the code.
- Hint:
- 1. Use F12 to find out the pin
- 2. Wire. (Check p7)
- 3. Edit code.(Check p26)

```
COM5 - Tera Term VT
File Edit Setup Control
                     Window Help
SPIO_Buffer_Tx: 11
SPIO_Buffer_Rx: 88
SPI1_Buffer_Tx: 88
SPI1_Buffer_Rx: 11
SPIO_Buffer_Tx: 22
SPIO_Buffer_Rx: 44
SPI1_Buffer_Tx: 44
SPI1_Buffer_Rx: 22
SPIO_Buffer_Tx: 44
SPIO_Buffer_Rx: 22
SPI1_Buffer_Tx: 22
SPIO_Buffer_Tx: 88
SPIO_Buffer_Rx: 11
SPI1_Buffer_Tx: 11
SPI1 Buffer Rx: 88
```

#### Execute the example and show on Tera Term

```
RETARGET Configuration();
                                                 → Add UART setting
void SPI Loopback (void)
                                                    Declare a variable for use in for loop
 vu32 i;
                                                                                                         * /
 while (SPIO Rx Index < BufferSize);
 /* Check on validity of received data on SPIO & SPI1
 if (CmpBuffer(SPIO Buffer Tx, SPI1 Buffer Rx, BufferSize) && CmpBuffer(SPI1 Buffer Tx, SPIO Buffer Rx, BufferSize))
   /* Turn on LED1 if the transmitted and received data are equal
   HT32F DVB LEDOn (HT LED1);
  else
                                                                                                         */
   /* Turn on LED2 if the transmitted and received data are different
   HT32F DVB LEDOn (HT LED2);
 for(i=0;i<BufferSize;i++)
   printf("SPIO Buffer Tx: %x\r\n", SPIO Buffer Tx[i]);
                                                                        Display the data to check if the
   printf("SPI1 Buffer Rx: %x\r\n", SPI1 Buffer Tx[i]);
   printf("SPI1 Buffer Tx: %x\r\n", SPI1 Buffer Tx[i]);
                                                                        transmission was successful.
   printf("SPIO Buffer Rx: %x\r\n", SPIO Buffer Rx[i]);
   printf("\n");
```





# Read the temperature & show on Tera Term

- Objective: Use JP10 to read the temperature.
- Hint:
- 1. Wire:

Master\_SCK->SCK

Master\_SEL->CS

Master\_MISO->SI/O

- 2. Edit code.(P32 \ 33)
- 3. Show the results on the TeraTerm. (number should change if you touch TC77)



## TC77 temperature sensor module

Datasheet: <a href="http://ww1.microchip.com/downloads/en/devicedoc/20092a.pdf">http://ww1.microchip.com/downloads/en/devicedoc/20092a.pdf</a>

Feature:

Temperature sensing range: -55°C~+125°C

Number of output data bits: 16-bits



**FIGURE 3-2:** Temperature Read Timing Diagram - (Reading only the first 13 Bits of the Temperature Register).

# TC77 output data format

The TC77 outputs 16 bits of data, with only 13 bits representing the valid data area.

- Bit15(sign): 1 is negative, 0 is positive
- Bit14~7(integer): Represent temperature values in binary.
- Bit6~3(decimal): Multiples of the decimal value 0.0625.
- Bit2~0(invalid)



Temperature To Digital Transfer Function (Non-linear Scale).

| Temperature | Binary                                              | HEX                |
|-------------|-----------------------------------------------------|--------------------|
| +125°C      | 0 <mark>011 1110 1</mark> 000 0 <mark>1</mark> 11   | 3E87               |
| +25°C       | 0 <mark>000 1100 1</mark> 000 0 <mark>1</mark> 11   | latasheet<br>error |
| +0.0625°C   | 0 <mark>000 0000 0</mark> 000 1111                  | 000F               |
| 0°C         | 0 <mark>000 0000 0</mark> 000 0 <mark>1</mark> 11   | 0007               |
| -0.0625°C   | 1 <mark>1</mark> 111 1111 1 <mark>1</mark> 111 1111 | FFFF               |
| -25°C       | 1 <mark>111 0011 1</mark> 000 0 <mark>1</mark> 11   | F387               |
| -55°C       | 1110 0100 1000 0111                                 | E487               |

decimal invalid

#### main.c

```
* @brief Configure the SPI ports.
                                          Remove SLAVE settings
79 ⊟ {
80 🖨
81
        Notice that the local variable (structure) did not have an initial value.
82
        Please confirm that there are no missing members in the parameter settings below in this function.
83
84
     SPI InitTypeDef SPI InitStructure;
85
     CKCU_PeripClockConfig_TypeDef CKCUClock = {{0}};
87
     /* Enable Px, Master & AFIO clock
      HTCFG SPI MASTER SEL GPIO CLOCK (CKCUClock)
                                                     = 1;
                                                                                                                 * @retval None
     HTCFG SPI MASTER CLOCK (CKCUClock)
                                                     = 1;
90
      CKCUClock.Bit.AFIO
                                                     = 1:
91
     CKCU PeripClockConfig(CKCUClock, ENABLE);
                                                                                                           64 ₽ {
     /* MASTER SEL idle state is HIGH
94
     GPIO PullResistorConfig(HTCFG SPI MASTER_SEL_GPIO_ID, HTCFG_SPI_MASTER_SEL_AFIO_PIN, GPIO_PR_UP);
95
      /* Configure related IO to Master mode
                                                                                                           68
97
     AFIO GPXConfig(HTCFG SPI MASTER SEL AFIO PORT, HTCFG SPI MASTER SEL AFIO PIN, AFIO FUN SPI);
                                                                                                                while (1) {
     AFIO GPXConfig (HTCFG SPI MASTER SCK AFIO PORT, HTCFG SPI MASTER SCK AFIO PIN, AFIO FUN SPI);
      AFIO GPXConfig (HTCFG SPI MASTER MOSI AFIO PORT, HTCFG SPI MASTER MOSI AFIO PIN, AFIO FUN SPI);
      AFIO GPXConfig (HTCFG SPI MASTER MISO AFIO PORT, HTCFG SPI MASTER MISO AFIO PIN, AFIO FUN SPI);
                                                                                                           71
                                                                                                      */ 72 | }
.02
     /* SPI configuration: Master mode
     SPI InitStructure.SPI Mode = SPI MASTER;
      SPI InitStructure.SPI FIFO = SPI FIFO DISABLE;
.04
     SPI_InitStructure.SPI_DataLength = SPI_DATALENGTH_16; SPI_DATALENGTH_16
      SPI InitStructure.SPI SELMode = SPI SEL HARDWARE;
      SPI InitStructure.SPI SELPolarity = SPI SELPOLARITY LOW;
     SPI InitStructure.SPI CPOL = SPI CPOL LOW;
     SPI InitStructure.SPI CPHA = SPI CPHA FIRST;
     SPI InitStructure.SPI FirstBit = SPI FIRSTBIT MSB;
      SPI InitStructure.SPI RxFIFOTriggerLevel = 0;
     SPI InitStructure.SPI TxFIFOTriggerLevel = 0;
.13
      SPI InitStructure.SPI ClockPrescaler = 2400;
      SPI Init (HTCFG SPI MASTER, &SPI InitStructure);
                                                                                                        */
.16
     /* Set SEL as output mode for slave select
.17
     SPI SELOutputCmd(HTCFG SPI MASTER, ENABLE);
.18
.19
     /* Enable SPIO TXBE & RXBNE interrupt
                                                                                                        */
.20
     SPI_IntConfig(HTCFG_SPI_MASTER, SPI_INT_TXBE | SPI_INT_RXBNE, ENABLE);
.22
     /* Configure and enable master interrupt
     NVIC SetPriority(HTCFG_SPI_MASTER_IRQn, 0);
.23
     NVIC EnableIRQ(HTCFG SPI MASTER IRQn);
.25
.26
     /* Enable master later
                                                                                                        */
.27
     SPI Cmd (HTCFG SPI MASTER, ENABLE);
.28
.29 L
```

```
/* Private constants ---
                 46 #define BufferSize
                 47 #define Temp Int Mask
                                                 0xFF
                 48 #define Temp Dec Mask
                                                 0 \times 0 F
                    #define TC77 LSB
                                                 0.0625f
                 50
                 51 /* Private function prototypes -----
                 52 void SPI Configuration (void);
                 53 float Convert Temp(void);
                 54
                 55 /* Private variables -----
                56 ul6 SPIO Buffer Rx[BufferSize] = {0};
                 57
* @brief Main program.
RETARGET Configuration();
SPI Configuration();
 printf("SPIO Buffer Rx[0] = 0x%04X / Temperature = %.4f\r", SPIO Buffer Rx[0], Convert Temp());
             131
                   * @brief Convert the temperature value to real temperature.
             132
             133
                 float Convert Temp(void)
             135 □ {
             136
                   u16 temp buffer = SPIO Buffer Rx[0];
             137
                   int temp pol, temp int, temp dec;
             138
                   temp pol = (temp buffer >> 15) ? -1 : 1;
             139
                   temp int = (temp buffer >> 07) & Temp Int Mask;
             140
                   temp dec = (temp buffer >> 03) & Temp Dec Mask;
             141
                   if (temp pol == -1) {
             142
                     temp int = Temp Int Mask - temp int;
                     temp dec = Temp Dec Mask - temp dec + 1;
             143
             144
                   return temp pol * (temp int + temp dec * TC77 LSB);
```

146

## ht32f5xxxx\_01\_it.c

```
/* Private variables
    46 extern vul6 SPI0 Buffer Rx[];
                                                                              → Use array defined in main.c
                This function handles SPI Master interrupt.
120 void HTCFG SPI MASTER IRQHandler (void)
121 ₽ {
      if (SPI GetFlagStatus(HTCFG SPI MASTER, SPI_FLAG_RXBNE))
122
123 🖨
124
        /* Read received data
                                                                  If the receive buffer of SPO has data, then receive
        SPIO Buffer Rx[0] = SPI ReceiveData(HTCFG SPI MASTER)
125
                                                                  SPI0 data into the SPI1_Rx array.
126
127
128
      if (SPI GetFlagStatus(HTCFG SPI MASTER, SPI FLAG TXBE))
129 🖨
130
        /* Send data
                                                                  If the transmit buffer of SPI1 has
131
        SPI SendData(HTCFG SPI MASTER, 0x00);
                                                                  data, then send the data out.
132
133
134
           void HTCFG SPI SLAVE IRQHandler(void)
                                                  Remove content in HTCFG_SPI_SLAVE_IRQHandler
```

#### Temperature conversion formula

The data read from TC77: SPI0\_Buffer\_Rx[0]

For example: 25.0625 °C

0x0C8F(TC77\_hexadecimal)

0b0000 1100 1000 1111(TC77\_binary)

```
0b0000 0000 0000 0000 (SPI0_Buffer_Rx[0]>>15) →0 →+

0b0000 0000 0001 1001(SPI0_Buffer_Rx[0]>>7) →25

0b0000 0000 0001 1001(SPI0_Buffer_Rx[0]>>7)&0xFF →25

0b0000 0001 1001 0001(SPI0_Buffer_Rx[0]>>3) →402

0b0000 0001 1001 0001(SPI0_Buffer_Rx[0]>>3)&0xF→1

0b0000 0001 1001 0001(SPI0_Buffer_Rx[0]>>3)&0xF*0.0625 →0.0625
```



# Class Dismissed