



# **Performance Modeling**

Analytic performance modeling and its use

in scientific computing

Georg Hager, NHR@FAU

R.W. Hockney and I.J. Curington:  $f_{1/2}$ : A parameter to characterize memory and communication bottlenecks. Parallel Computing 10, 277-286 (1989). DOI: 10.1016/0167-8191(89)90100-2

W. Schönauer: <u>Scientific Supercomputing</u>: <u>Architecture and Use of Shared and Distributed Memory Parallel Computers</u>. Self-edition (2000)

S. Williams: <u>Auto-tuning Performance on Multicore Computers</u>. UCB Technical Report No. UCB/EECS-2008-164. PhD thesis (2008)



### **Motivation**

Analytic performance modeling:

An analytic white-box performance model is a simplified mathematical description of the hardware and its interaction with software. It is able to predict the runtime/performance of code from "first principles."

- Basic questions addressed by analytic performance models
  - What is the bottleneck?
  - What is the next bottleneck after optimization?
  - Impact of hardware features → co-design, architectural exploration
- What if the model fails?
  - We learn something
  - We may still be able to use the model in a less predictive way

Performance Engineering (PE)

### Performance Engineering is a process



# Getting a little more general

What data/knowledge can a model be based on?

- Only documented hardware properties + hypotheses
  - Purely analytic model



- Hardware properties + measurements + hypotheses
  - (Partly) phenomenological model



- Measured performance/speedup data + hypotheses
  - Curve-fitting analytic model

black box

# An example from physics



### Examples for white-/gray-box models in computing



# Models and insights

Purely predictive analytic model

Direct insight into
bottlenecks from
first principles
Model failures
challenge model
assumptions or
input data
Refinements lead
to better insights

Phenomenological analytic model

Insight with some
"uncharted
territory"
Model failure
points to
inaccurate or
unsuitable
measurements

Curve-fitting analytic model

Yields predictions
Model failure
indicates
shortcomings of
fitting approach
Refinements by
using more fit
parameters



# Resource-based performance models



# The questions we ask

# How much of \$RESOURCE does \$STUFF need on \$HARDWARE, and why?

→ Analytic, resource-based, first-principles models

### Structure of a solver code



Runtime model: T = f(\$STUFF, \$HARDWARE)

Performance Modeling (c) NHR@FAU 2023

10

# Mechanistic vs. resource-based modeling

#### Mechanistic

- Cycle-by-cycle
- Latency
- Simulators



#### Resource based

- Resource utilization
- Data flow
- (Non-)overlapping components
- Simplify to make manageable
- If it doesn't work, refine and iterate



# A general view on resource bottlenecks

What is the maximum performance when limited by a bottleneck?

- Resource bottleneck i delivers resources at maximum rate  $R_i^{max}$
- $W_i$  = needed amount of resources

Machine property

Application property

• Minimum runtime:  $T_i = \frac{W_i}{R_i^{max}} + \lambda_i$ 



### **Bottlenecks**

### Bottlenecked resources?

- Arithmetic (computational) throughput
- Overall instruction throughput
- Register-L1 data access
- Cache data transfer
- Memory data transfer
- Inter-ccNUMA domain data transfer
- Network data transfer

• ...

# Multiple bottlenecks

■ Multiple bottlenecks → multiple min. runtimes:

$$T_{\text{expect}} = f(T_1, \dots T_n)$$

• Overall performance: 
$$P_{\text{expect}} = \frac{W}{T_{\text{expect}}}$$

# A bottleneck model of computing

### Example: two bottlenecks

$$W_{flops} = 2 \times 10^7 \text{ flops}$$

$$W_{BW} = 3 \times 8 \times 10^7$$
 bytes

$$T_{flops} = \frac{2 \times 10^7 \text{ flops}}{768 \frac{\text{Gflops}}{\text{s}}} = 26.0 \ \mu\text{s}$$



$$T_{flops} = \frac{2 \times 10^7 \text{ flops}}{768 \frac{\text{Gflops}}{\text{S}}} = 26.0 \,\mu\text{s}$$
  $T_{BW} = \frac{2.4 \times 10^8 \text{ bytes}}{210 \frac{\text{Gbyte}}{\text{S}}} = 1.14 \text{ ms}$ 

### **Bottleneck models**

How do we reconcile the multiple bottlenecks? I.e., what is the functional form of  $f(T_1, ..., T_n)$ ?

- $\rightarrow$  pessimistic model (no overlap):  $f(T_1, ... T_n) = \sum_i T_i$
- $\rightarrow$  optimistic model (full overlap):  $f(T_1, ... T_n) = \max(T_1, ... T_n)$

Roofline for our example:  $T_{\min} = \max(T_{flops}, T_{BW}) = 1.14 \text{ ms}$ 

Maximum performance ("light speed"):  $P_{\text{expect}} = \frac{2 \times 10^7}{1.14 \times 10^{-3}} \frac{\text{flops}}{\text{S}} = 17.5 \text{ Gflop/s}$ 

(Hockney et al.,





### The Roofline Model



# Deriving Roofline from the generic bottleneck model

- Two bottlenecks only
  - Peak computational rate  $R_{flops}^{max}$
  - Peak memory bandwidth  $R_{BW}^{max}$
- Full overlap assumption!
- Runtime prediction:

$$T_{pred}(T_{flops}, T_{BW}) = \max(T_{flops}, T_{BW}) = \max\left(\frac{W_{flops}}{R_{flops}^{max}}, \frac{W_{BW}}{R_{BW}^{max}}\right)$$

Performance prediction in flop/s:

$$P_{pred} = \frac{W_{flops}}{T_{pred}} = \frac{W_{flops}}{\max\left(\frac{W_{flops}}{R_{flops}}, \frac{W_{BW}}{R_{BW}}\right)} = \min\left(R_{flops}, R_{BW} \times \frac{W_{flops}}{W_{BW}}\right)$$



### The two-bottleneck model



19

### The conventional form of the two-bottleneck model

#### Simplistic view of the hardware:



Simplistic view of the software:

```
! may be multiple levels
do i = 1,<sufficient>
      <complicated stuff doing
      N flops causing
      V bytes of data transfer>
enddo
```

Computational intensity  $I = \frac{N}{V}$ The intensity  $I = \frac{N}{V}$ Unit: flop/byte

20

### Naïve Roofline Model

How fast can tasks be processed? *P* [flop/s]

#### The bottleneck is either

• The execution of work:  $P_{\text{peak}}$  [flop/s]

• The data path:  $I \cdot b_S$  [flop/byte x byte/s]

 $P = \min(P_{\text{peak}}, I \cdot b_S)$ 

This is the "Naïve Roofline Model"

- High intensity: P limited by execution
- Low intensity: P limited by data transfer
- "Knee" at  $P_{peak} = I \cdot b_S$ : Best use of resources
- Roofline is an "optimistic" model (think "light speed")



# The Roofline Model in computing – Basics

#### Apply the naive Roofline model in practice

Machine parameter #1:

Peak performance:

 $P_{peak} \begin{bmatrix} \frac{F}{s} \end{bmatrix}$  M

Machine model

Machine parameter #2:

Memory bandwidth:

 $b_S\left[\frac{B}{s}\right]$ 

Application model

Code characteristic:

Computational intensity: I

 $I \qquad \left\lfloor \frac{F}{B} \right\rfloor$ 

Machine properties:

$$P_{peak} = 4 \frac{GF}{S}$$

$$b_S = 10 \frac{\text{GB}}{\text{S}}$$

Application property: *I* 



# Prerequisites for the Roofline Model

- Data transfer and core execution overlap perfectly!
  - Either the limit is core execution or it is data transfer
- Slowest limiting factor "wins"; all others are assumed to have no impact
  - If two bottlenecks are "close," no interaction is assumed
- Data access latency is ignored, i.e. perfect streaming mode
  - Achievable bandwidth is the limit
- Chip must be able to saturate the bandwidth bottleneck(s)
  - Always model the full chip





# Roofline for architecture and code comparison

#### With Roofline, we can

- Compare capabilities of different machines
- Compare performance expectations for different loops

- Roofline always provides upper bound but is it realistic?
  - Simple case: Loop kernel has loop-carried dependencies → cannot achieve peak
  - Other bandwidth bottlenecks may apply



24

# The "DRAM Gap" (Intel and AMD CPUs)



25

# A different view of the DRAM gap: no SIMD, no FMA



Performance Modeling (c) NHR@FAU 2023

26

# Interlude: a question

What would happen if we switched from the (optimistic) full overlap to the (pessimistic) non-overlap assumption in the two-bottleneck model?



27

- 1.  $P_{\text{max}}$  = Applicable peak performance of a loop, assuming that data comes from the level 1 cache (this is not necessarily  $P_{\text{peak}}$ )
  - $\rightarrow$  e.g.,  $P_{\text{max}}$  = 176 GFlop/s
- 2.  $b_S$  = Applicable (saturated) peak bandwidth of the slowest data path utilized  $\rightarrow$  e.g.,  $b_S$  = 56 GByte/s
- 3.  $I = \text{Computational intensity ("work" per byte transferred) over the slowest data path utilized (code balance <math>B_C = I^{-1}$ )  $\rightarrow \text{e.g.}, I = 0.167 \text{ Flop/Byte } \rightarrow B_C = 6 \text{ Byte/Flop}$

Performance limit:  $P = \min(P_{\max}, I \cdot b_S) = \min\left(P_{\max}, \frac{b_S}{B_C}\right)$  [byte/Flop]



# A "simple" example: The sum reduction



### Machine and code characteristics

- Clock speed: 2.2 GHz
- AVX-capable (256-bit SIMD)
- 1 ADD, 1 MUL instruction per cy
- 8 cores
- Single-precision peak:

$$P_{peak} = 8 \times 2 \times 8 \times 2.2 \text{ Gflop/s}$$
  
= 281.6 Gflop/s

- ADD pipeline latency: 3 cy
- Memory bandwidth  $b_S = 40$  Gbyte/s

Arithmetic intensity:

$$I = \frac{1 \text{ flop}}{4 \text{ byte}} = 0.25 \text{ F/B}$$

Code balance:

$$B_c = 4 \text{ B/F}$$

### Applicable peak performance

```
for (int i=0; i<N; i++) {
    sum += a[i];
}</pre>
```

How fast can this loop possibly run with data in the L1 cache?  $(P_{max})$ 

31

- Loop-carried dependency on summation variable
- Execution stalls at every ADD until previous ADD is complete
- →No pipelining?
- →No SIMD?

## Applicable peak for the sum reduction (I)

#### Plain scalar code, no SIMD

```
for (int i=0; i<N; i++) {
    sum += a[i];
}</pre>
```





### Applicable peak for the sum reduction (II)

```
Scalar code, 3-way "modulo variable expansion"
LOAD r1.0 \leftarrow 0
LOAD r2.0 \leftarrow 0
LOAD r3.0 \leftarrow 0
i ← 1
loop:
  LOAD r4.0 \leftarrow a(i)
  LOAD r5.0 \leftarrow a(i+1)
  LOAD r6.0 \leftarrow a(i+2)
  ADD r1.0 \leftarrow r1.0 + r4.0 \# scalar ADD
  ADD r2.0 \leftarrow r2.0 + r5.0 \# scalar ADD
  ADD r3.0 \leftarrow r3.0 + r6.0 \# scalar ADD
  i+=3 \rightarrow ? loop
result \leftarrow r1.0+r2.0+r3.0
```

```
for (int i=0; i<N; i+=3) {
    s1 += a[i+0];
    s2 += a[i+1];
    s3 += a[i+2];
}
sum = sum + s1+s2+s3;</pre>
```



→ 1/8 of ADD peak

## Applicable peak for the sum reduction (III)

```
SIMD vectorization (8-way MVE) x
       pipelining (3-way MVE)
LOAD [r1.0,...,r1.7] \leftarrow [0,...,0]
LOAD [r2.0,...,r2.7] \leftarrow [0,...,0]
LOAD [r3.0,...,r3.7] \leftarrow [0,...,0]
i ← 1
loop:
  LOAD [r4.0,...,r4.7] \leftarrow [a(i),...,a(i+7)] + SIMD LOAD
  LOAD [r5.0,...,r5.7] \leftarrow [a(i+8),...,a(i+15)]
                                                        # SIMD
  LOAD [r6.0,...,r6.7] \leftarrow [a(i+16),...,a(i+23)] \#
                                                           SIMD
  ADD r1 \leftarrow r1 + r4 \# SIMD ADD
  ADD r2 \leftarrow r2 + r5 \# SIMD ADD
  ADD r3 \leftarrow r3 + r6 # SIMD ADD
  i+=24 \rightarrow ? loop
result \leftarrow r1.0+r1.1+...+r3.6+r3.7
```

```
for (int i=0; i<N; i+=24) {
    s10 += a[i+0]; s20 += a[i+8]; s30 += a[i+16];
    s11 += a[i+1]; s21 += a[i+9]; s31 += a[i+17];
    s12 += a[i+2]; s22 += a[i+10]; s32 += a[i+18];
    s13 += a[i+3]; s23 += a[i+11]; s33 += a[i+19];
    s14 += a[i+4]; s24 += a[i+12]; s34 += a[i+20];
    s15 += a[i+5]; s25 += a[i+13]; s35 += a[i+21];
    s16 += a[i+6]; s26 += a[i+14]; s36 += a[i+22];
    s17 += a[i+7]; s27 += a[i+15]; s37 += a[i+23];
}
sum = sum + s10+s11+...+s37;</pre>
```

```
s20 s30
    s11
              s31
         s21
    s12
         s22
              s32
peak
         s23
              s33
ADD
         s24
             | s34
    s15
         s25
              s35
         s26 s36
         s27 s37
```

### Sum reduction

#### **Questions**

- When can this performance actually be achieved?
  - No data transfer bottlenecks
  - No other in-core bottlenecks
    - Need to execute (3 LOADs + 3 ADDs + 1 increment + 1 compare + 1 branch) in 3 cycles
- What does the compiler do?
  - If allowed and capable, the compiler will do this automatically
- Is the compiler allowed to do this at all?
  - Not according to language standards
  - High optimization levels can violate language standards
- What about the "accuracy" of the result?
  - Good question ;-)

### Now let's add the bandwidth ceiling



```
float sum, a[N];
//...
#pragma omp parallel for \
        reduction(+:sum)
for (int i=0; i<N; i++) {
    sum += a[i];
```

## Input to the roofline model

... on the example of do i=1,N; s=s+a(i); enddo in single precision



### Factors to consider in the Roofline Model

#### Bandwidth-bound

- 1. Accurate traffic calculation (writeallocate, strided access, cache reuse,...)
- 2. Practical ≠ theoretical BW limits
- 3. Saturation effects → consider full socket only



#### Core-bound

- Multiple bottlenecks: LD/ST, arithmetic, pipelines, SIMD, execution ports
- 2. Limit is linear in # of cores



# Complexities of in-core execution $(P_{max})$

#### Multiple bottlenecks:

- Decode/retirement throughput
- Port contention (direct or indirect)
- Arithmetic pipeline stalls (dependencies)
- Overall pipeline stalls (branching)
- L1 Dcache bandwidth (LD/ST throughput)
- Scalar vs. SIMD execution
- L1 Icache (LD/ST) bandwidth
- Alignment issues
- ...



Skylake

Tool for  $P_{\text{max}}$  analysis: OSACA

http://tiny.cc/OSACA

DOI: <u>10.1109/PMBS49563.2019.00006</u>

DOI: <u>10.1109/PMBS.2018.8641578</u>

### Hardware features of (some) Intel Xeon processors

| Microarchitecture      | Ivy Bridge EP          | Broadwell EP Cascade Lake SP |                                 | Ice Lake SP                   |  |  |
|------------------------|------------------------|------------------------------|---------------------------------|-------------------------------|--|--|
| Introduced             | 09/2013                | 03/2016                      | 04/2019                         | 06/2021                       |  |  |
| Cores                  | ≤ 12                   | ≤ 22                         | ≤ 28                            | ≤ 40                          |  |  |
| LD/ST throughput per c | y:                     |                              |                                 |                               |  |  |
| AVX(2), AVX512         | 1 LD + ½ ST            | 21D + 4 ST                   | 2 LD + 1 ST                     | 21D + 4 ST                    |  |  |
| SSE/scalar             | 2 LD    1 LD & 1 ST    | 2 LD + 1 ST                  | 2 LD + 1 S1                     | 2 LD + 1 ST                   |  |  |
| ADD throughput         | 1 / cy                 | 1 / cy                       | 2 / cy                          | 2 / cy                        |  |  |
| MUL throughput         | 1 / cy                 | 2 / cy                       | 2 / cy                          | 2 / cy                        |  |  |
| FMA throughput         | N/A                    | 2 / cy                       | 2 / cy 2 / cy                   |                               |  |  |
| L1-L2 data bus         | 32 B/cy                | 64 B/cy                      | 64 B/cy                         | 64 B/cy                       |  |  |
| L2-L3 data bus         | 32 B/cy                | 32 B/cy                      | 16+16 B/cy                      | 16+16 B/cy                    |  |  |
| L1/L2 per core         | 32 KiB / 256 KiB       | 32 KiB / 256 KiB             | 32 KiB / 1 MiB                  | 48 KiB / 1.25 MiB             |  |  |
| LLC                    | 2.5 MiB/core inclusive | 2.5 MiB/core inclusive       | 1.375 MiB/core exclusive/victim | 1.5 MiB/core exclusive/victim |  |  |
| Memory                 | 4ch DDR3               | 4ch DDR3                     | 6ch DDR4                        | 8ch DDR4                      |  |  |
| Memory BW (meas.)      | ~ 48 GB/s              | ~ 62 GB/s                    | ~ 115 GB/s                      | 8ch DDR4<br>~ 160 GB/s        |  |  |

https://software.intel.com/content/www/us/en/develop/download/i manual.html

#### Code balance: more examples

```
double a[], b[];
                                                     B_{\rm C} = 24 \, \rm B / 1F = 24 \, B / F
for(i=0; i<N; ++i)
                                                           I = 0.042 F/B
     a[i] = a[i] + b[i];
double a[], b[];
                                                     B_{\rm C} = 24 \, \rm B / \, 2F = 12 \, \, B/F
for(i=0; i<N; ++i)
                                                           I = 0.083 F/B
     a[i] = a[i] + (s) * b[i];
                                       Scalar – can be kept in register
float s=0, a[];
                                                      B_{\rm C} = 4B / 2F = 2 B/F
for(i=0; i<N; ++i)
     s = (s) + a[i] * a[i];
                                                            I = 0.5 F/B
                                     Scalar – can be kept in register
float s=0, a[], b[];
                                                      B_{\rm C} = 8B / 2F = 4 B/F
for(i=0; i<N; ++i)
                                                           I = 0.25 \, \text{F/B}
     s = (s) + a[i] * b[i];
                                     Scalar – can be kept in register
float s=0, a[], b[];
                                                        B_{\rm C} = 16 \, {\rm B} / 2 \, {\rm F} \, {\rm or}
```

Streaming, perfect spatial locality, no temporal locality → simple

And what about this?

```
float s=0, a[N], b[N];
int idx[N];
for(i=0; i<N; ++i)
    s = s + a[i]
    * b[idx[i]];</pre>
```

Possible cache reuse → tricky!

We'll get to it!

```
B_{\rm C} = 16 \, \text{B} \, / \, 2 \, \text{F} \, \text{or}
8B / 2F or even ???
20 B / 2F
```

# Is there anything to ease the construction of the model?

### Code balance $B_C$

- Close inspection and hard thinking
- Simplifying assumptions
  - "What is the minimum possible amount of traffic?"
  - "What is the worst case?"

- Tools
  - Kerncraft https://github.com/RRZE-HPC/kerncraft

### In-core $P_{\text{max}}$

- Inspection of assembly code and manual modeling
- Simplifying assumptions
  - "What is the required minimum number of arithmetic/load/store instructions?"
  - $P_{\text{max}} = P_{peak}$
- Tools
  - OSACA https://github.com/RRZE-HPC/OSACA

#### Tracking code optimizations in the Roofline Model

- Hit the BW bottleneck by good serial code
   (e.g., Python → Fortran)
- 2. Increase intensity to make better use of BW bottleneck (e.g., spatial loop blocking)
- 3. Increase intensity and go from memory bound to core bound (e.g., temporal blocking)
- 4. Hit the core bottleneck by good serial code (e.g., -fno-alias, SIMD intrinsics)



### Shortcomings of the roofline model

- Saturation effects in multicore chips are not explained
  - Reason: "saturation assumption"
  - Cache line transfers and core execution do sometimes not overlap perfectly
  - It is not sufficient to measure single-core STREAM to make it work
  - Only increased "pressure" on the memory interface can saturate the bus
    - → need more cores!
- In-cache performance is not accurately predicted
- The ECM performance model gives more insight:



G. Hager, J. Treibig, J. Habich, and G. Wellein: Exploring performance and power properties of modern multicore chips via simple machine models. Concurrency and Computation: Practice and Experience (2013).

DOI: 10.1002/cpe.3180 Preprint: arXiv:1208.2908

# Multi-ceiling Roofline model: graphical representation

### Multiple ceilings may apply

- Different bandwidths / data paths
  - → different inclined ceilings
  - $\rightarrow$  possibly different I (and  $B_c$ ) for the same kernel
- Different P<sub>max</sub>
   → different flat ceilings

In fact,  $P_{\text{max}}$  should always come from code analysis; generic ceilings are usually impossible to attain



# What about multiple loops (i.e., solvers)?

Performance-based formulation is inadequate → go back to time

Solver: s components  $j = 1 \dots s$ ,  $t_j = \text{model time for component } j$ 

$$t_{solver} = \sum_{j=1}^{S} t_j = \sum_{j=1}^{S} f(T_{1,j}, ..., T_{N,j})$$

"Roofline":

$$t_{solver} = \sum_{j=1}^{s} \max(T_{flops,j}, T_{BW,j})$$

$$P_{solver} = \frac{\text{Whatever-you-consider-a-good-metric-for-work}}{t_{solver}}$$

# What if only the bandwidth bottleneck applies?

All loops memory bound → runtime entirely determined by data transfer

$$t_{solver} = \sum_{j=1}^{s} \max \left( \frac{W_{flops,j}}{R_{flops,j}}, \frac{W_{BW,j}}{R_{BW,j}} \right) = \sum_{j=1}^{s} \frac{W_{BW,j}}{R_{BW,j}} = \frac{1}{R_{BW}} \sum_{j=1}^{s} W_{BW,j} = \frac{V}{b_{S}}$$
Overall data volume V

Overall "work"
$$P_{solver} = \frac{W}{t_{solver}} = \frac{W}{V} \times b_{S} = I \times b_{S}$$





# Diagnostic / phenomenological Roofline modeling



# Diagnostic modeling

- What if we cannot predict the intensity/balance?
  - Code very complicated
  - Code not available
  - Parameters unknown
  - Doubts about correctness of analysis
- Measure data volume  $V_{meas}$  (and work  $N_{meas}$ )
  - Hardware performance counters
  - Tools: likwid-perfctr, PAPI, Intel Vtune,...



- Compare analytic model and measurement → validate model
- Can be applied (semi-)automatically
- Useful in performance monitoring of user jobs on clusters



Performance Modeling (c) NHR@FAU 2023

# Roofline and performance monitoring of clusters

### Two cluster jobs...





50

Which of them is "good" and which is "bad"?



# Diagnostic modeling of a complex code (3 kernels)

Multiple bandwidth bottlenecks

 $\rightarrow$  need I for each one  $(I_{mem}, I_{L3}, I_{L2}, ...)$ 



#### Kernel 1

- Performance close to memory BW ceiling but far away from others
  - → indicates memory bound

#### Kernel 2

- Performance not near any BW ceiling
- Performance close to scalar peak ceiling
  - → indicates scalar core-bound peak code

#### Kernel 3

- Performance not anywhere near any ceiling
  - $\rightarrow$  There must be an (as yet) unknown in-core performance limit  $P_{\text{max}}$

## Roofline conclusion

- Roofline = simple, first-principle, resource-based model for upper performance limit of data-streaming loops
  - Machine model  $(P_{max}, b_S, ...)$  + application model  $(I_{mem}, I_{L3}, ...)$
  - Conditions apply, extensions exist
- Two modes of operation; per kernel:
  - Predictive: Calculate  $I_i$ , calculate upper limit, validate model, optimize, iterate
  - Diagnostic: Measure  $I_i$  and P, compare with ceilings
- Challenge of predictive modeling: Getting  $P_{max}$  and  $I_*$  right

Performance Modeling (c) NHR@FAU 2023

52



# Performance Analysis with Hardware Metrics

... on the example of likwid-perfctr



## Tools for Node-level Performance Engineering

- Node Information
   /proc/cpuinfo, numactl, hwloc, likwid-topology, likwid-powermeter
- Affinity control and data placement
   OpenMP and MPI runtime environments, hwloc, numactl, likwid-pin
- Runtime Profiling
   Compilers, gprof, perf, HPC Toolkit, Intel Amplifier, ...
- Performance Analysis
   Intel VTune, likwid-perfctr, PAPI-based tools, HPC Toolkit, Linux perf
- Microbenchmarking
   STREAM, likwid-bench, lmbench, uarch-bench

Performance Modeling (c) NHR@FAU 2023

## LIKWID performance tools

### LIKWID tool suite:

Like
I
Knew
What
I'm
Doing

https://youtu.be/6uFl1HPq-88

Open source tool collection (developed at NHR@FAU):



https://github.com/RRZE-HPC/likwid



J. Treibig, G. Hager, G. Wellein: *LIKWID: A lightweight performance-oriented tool suite for x86 multicore environments.* PSTI2010, Sep 13-16, 2010, San Diego, CA. DOI: <u>10.1109/ICPPW.2010.38</u>

### LIKWID Tool Suite

Command line tools for Linux:

easy to install
works with standard Linux kernel
simple and clear to use
supports most X86 CPUs

(also ARMv8, POWER9 and Nvidia GPUs)



#### Current tools:

likwid-topology - Print thread and cache topology

likwid-pin - Pin threaded application without touching code

likwid-mpirun - Start MPI and MPI/OpenMP hybrid programs

likwid-perfctr - Measure performance counters

likwid-bench - Microbenchmarking tool and environment

... some more

Performance Modeling (c) NHR@FAU 2023 5

## Probing performance behavior

- How do we find out about the performance properties and resource usage of a running code?
- How do we validate analytic (white- or gray-box) performance models?
- How do we get the data for diagnostic RL modeling?
- Many tools exist, but a coarse overview is often sufficient: likwid-perfctr
- Simple end-to-end measurement of hardware performance metrics

#### Operating modes:

- Wrapper
- Stethoscope
- Timeline
- Marker API

Preconfigured and extensible metric groups, list with likwid-perfctr -a

BRANCH: Branch prediction miss rate/ratio

CACHE: Data cache miss rate/ratio CLOCK: Clock frequency of cores

DATA: Load to store ratio

FLOPS\_DP: Double Precision MFlops/s
FLOPS\_SP: Single Precision MFlops/s
L2: L2 cache bandwidth in MBytes/s
L2CACHE: L2 cache miss rate/ratio
L3: L3 cache bandwidth in MBytes/s
L3CACHE: L3 cache miss rate/ratio

MEM: Main memory bandwidth in MBytes/s

TLB: TLB miss rate/ratio

ENERGY: Power and energy consumption

Performance Modeling (c) NHR@FAU 2023 59

## likwid-perfctr wrapper mode

| \$ likwid-perfctr -g L2 -C                                                     | S1:0-3 .       | /a.out                                 |              |                                        |              |                                        |                    |                                            |          |   |            |
|--------------------------------------------------------------------------------|----------------|----------------------------------------|--------------|----------------------------------------|--------------|----------------------------------------|--------------------|--------------------------------------------|----------|---|------------|
| CPU name: Intel(R) Xeon(R)                                                     | ) Platin       | um 8360Y (                             | CPU @        | 2.40GHz[                               | ]            |                                        |                    |                                            |          |   |            |
| <><< PROGRAM OUTPUT >>>>                                                       |                | Always<br>measur<br>Intel CF           |              |                                        |              |                                        | Configured metrics |                                            | CS       |   |            |
| Group 1: L2                                                                    |                |                                        |              |                                        |              | (this                                  |                    | group)                                     |          |   |            |
| Event                                                                          | Counter        | HWThread                               | d 36         | HWThrea                                | d 37         | HWThrea                                | ad 38              | HWThread 3                                 | 39       |   |            |
| INSTR_RETIRED_ANY CPU_CLK_UNHALTED_CORE                                        | FIXC0<br>FIXC1 | 140971<br>  209526:                    | 1718         | 139326<br>208803                       | 6330         | 139434<br>207553                       | 39220              | 138891703<br>  205828799                   | 96       |   |            |
| CPU_CLK_UNHALTED_REF                                                           |                | 2103679392<br>10476308590<br>142720376 |              | 2121235200<br>10440181650<br>142481840 |              | 2100479808<br>10377696100<br>142482162 |                    | 10291439980                                |          |   |            |
| L2_TRANS_L1D_WB CACHE_64B_IFTAG_MISS                                           | PMC1<br>PMC2   | 54986306<br>381869                     |              | <u> </u>                               | 4382<br>2094 | !                                      |                    | 5481554<br>  772<br>+                      |          |   |            |
| [ statistics output omitt                                                      | ed]            |                                        |              |                                        |              |                                        |                    |                                            |          |   |            |
| Metric                                                                         | į              | HWThread                               | 36           | HWThread                               | 37           | HWThread                               | d 38               | HWThread 39                                | 9        |   |            |
| Runtime (RDTSC) [s<br>Runtime unhalted [s<br>Clock [MHz]                       |                | 1.00<br>0.87<br>2384.74                | 751  <br>406 | 0.8<br>2356.8                          |              | 0.8<br>2365.8                          |                    | 1.0092<br>0.8597<br>2374.2844              | 7  <br>4 |   |            |
| CPI L2D load bandwidth [MBy L2D load data volume [G] L2D evict bandwidth [MBy  | Bytes]         | 1.48<br>9050.58<br>9.13<br>3486.94     | 857  <br>341 | 9035.4                                 | 188          | 9035.4                                 | 1189               | 1.4819<br>9032.4518<br>9.1158<br>3476.1173 | 8  <br>8 | > | Der<br>met |
| L2D evict data volume [GBytes] L2 bandwidth [MBytes/s] L2 data volume [GBytes] |                | 3.51<br>12561.74<br>12.61              | 191  <br>480 |                                        | 113<br>061   | 3.5<br>12515.4                         | 5116               | 3.5082<br>12509.0589<br>12.6249            | 2  <br>9 |   |            |

Performance Modeling (c) NHR@FAU 2023

## likwid-perfctr stethoscope mode

 likwid-perfctr counts events on cores; it has no notion of what kind of code is running (if any)

This allows you to "listen" to what is currently happening, without any overhead:

```
$ likwid-perfctr -c N:0-11 -g FLOPS_DP -S 10s
```

- Can be used as cluster/server monitoring tool
- Frequent use: monitor a long-running parallel application from outside

Performance Modeling (c) NHR@FAU 2023 6

### Cluster monitoring with likwid-perfctr

#### Two jobs on the NHR@FAU "Fritz" cluster





https://github.com/ClusterCockpit

### likwid-perfctr with MarkerAPI

- The MarkerAPI can restrict measurements to code regions
- The API only reads counters.
   The configuration of the counters is still done by likwid-perfctr
- Multiple named regions allowed, accumulation over multiple calls
- Inclusive and overlapping regions allowed
- Caveat: Marker API can cause overhead; do not call too frequently!

```
#include <likwid-marker.h>

LIKWID_MARKER_INIT; // must be called from serial region
...
LIKWID_MARKER_START("Compute");
...
LIKWID_MARKER_STOP("Compute");
...
LIKWID_MARKER_START("Postprocess");
...
LIKWID_MARKER_STOP("Postprocess");
...
LIKWID_MARKER_STOP("Postprocess");
...
LIKWID_MARKER_CLOSE; // must be called from serial region
```

Performance Modeling (c) NHR@FAU 2023 63

### likwid-perfctr with MarkerAPI: OpenMP code (C)

```
#include <likwid-marker.h>
int main(...) {
  LIKWID MARKER INIT;
  #pragma omp parallel
    LIKWID_MARKER_REGISTER("MatrixAssembly");
  #pragma omp parallel
    LIKWID_MARKER_START("MatrixAssembly");
    #pragma omp for
    for(int i=0; i<N; ++i) { /* Loop */ }
    LIKWID MARKER STOP("MatrixAssembly");
  LIKWID MARKER CLOSE;
```

Optional: Prepare data structures (reduced overhead on 1st marker call)

Call markers in parallel region if data should be taken on all threads

https://github.com/RRZE-HPC/likwid/wiki/TutorialMarkerC

Performance Modeling (c) NHR@FAU 2023

### likwid-perfctr with MarkerAPI: OpenMP code (Fortran)

```
program p
  use likwid
  call likwid_markerInit
  !$omp parallel
    call likwid_markerRegisterRegion("MatrixAssembly")
  !$omp end parallel
  !$omp parallel
    call likwid markerStartRegion("MatrixAssembly")
    !$omp do
    do i=1,N
     ! Loop
    enddo
    !$omp end do
    call likwid markerStopRegion("MatrixAssembly")
  !$omp end parallel
  call likwid_markerClose
end program p
```

Optional: Prepare data structures (reduced overhead on 1st marker call)

Call markers in parallel region if data should be taken on all threads

https://github.com/RRZE-HPC/likwid/wiki/TutorialMarkerF90

Performance Modeling (c) NHR@FAU 2023 6

## Compiling, linking, and running with marker API

#### Compile:

```
cc -I /path/to/likwid.h(-DLIKWID_PERFMON)-c program.c
```

#### Link:

cc -L /path/to/liblikwid program.o -o program -llikwid

Activate LIKWID macros (C only)

#### Run:

likwid-perfctr -C <CPULIST> -g <GROUP> (-m)./program

Activate markers

#### MPI:

likwid-mpirun -np 4 -pin <PINEXPR> -g <GROUP> -m ./program

→ One separate block of output for every marked region

### So... what should I look at first?

Focus on resource utilization and instruction decomposition!

Metrics to look at:

- Operation throughput (Flops/s)
- Overall instruction throughput (IPC,CPI)
- Instruction breakdown:
  - FP instructions
  - loads and stores
  - branch instructions
  - other instructions
- Instruction breakdown w.r.t. SIMD width (scalar, SSE, AVX, AVX512 for x86)

- Data volumes and bandwidths to main memory (GB and GB/s)
- Data volumes and bandwidth to different cache levels (GB and GB/s)

Useful diagnostic metrics are:

- Clock frequency (GHz)
- Power (W)

All the above metrics can be acquired using these performance groups: MEM DP, MEM SP, BRANCH, DATA, L2, L3

```
#define N 10000 // matrix in memory
#define ROUNDS 10
// Initialization
fillMatrix(mat, N*N, M PI);
fillMatrix(bvec, N, M_PI);
// Calculation loop
#pragma omp parallel
    for (int k = 0; k < ROUNDS; k++) {
        #pragma omp for private(current,j)
        for (int i = 0; i < N; i++) {
            current = 0;
            for (int j = i; j < N; j++)
                current += mat[(i*N)+j] * bvec[j];
            cvec[i] = current;
        while (cvec[N>>1] < 0) {dummy();break;}</pre>
```



Prevent smart compilers from eliminating benchmark if cvec not used afterwards

```
#include <likwid-marker.h>
[...] // defines, fillMatrix, init data
LIKWID_MARKER_INIT;
#pragma omp parallel
    for (int k = 0; k < ROUNDS; k++) {
        LIKWID_MARKER_START("Compute");
        #pragma omp for private(current,j)
        for (int i = 0; i < N; i++) {
            current = 0;
            for (int j = i; j < N; j++)
                current += mat[(i*N)+j] * bvec[j];
            cvec[i] = current;
        LIKWID_MARKER_STOP("Compute");
        while (cvec[N>>1] < 0) {dummy();break;}</pre>
LIKWID MARKER CLOSE;
```



Performance Modeling (c) NHR@FAU 2023 69

```
$ likwid-perfctr -C 0,1,2 -g L2 -m ./a.out
CPU type: Intel Icelake SP processor
CPU clock: 2.39 GHz
<<<< PROGRAM OUTPUT >>>>
Region Compute, Group 1: L2
    Region Info | HWThread 0 | HWThread 1 | HWThread 2
 RDTSC Runtime [s] | 0.198263 | 0.198364 | 0.198246 |
     call count | 10 | 10 |
                     | Counter | HWThread 0 | HWThread 1 | HWThread 2
        Event
                                                                    ???
                                           269695800 341470000
                       FIXC0
                                194399400
   INSTR RETIRED ANY
 CPU CLK UNHALTED CORE
                       FIXC1
                                                       433236300
                                458193600
                                            464605300
  CPU CLK UNHALTED REF
                       FIXC2
                                473442400
                                            469863600
                                                       465054300
    TOPDOWN SLOTS
                       FIXC3
                               2290968000 | 2323026000 | 2166181000
    L1D REPLACEMENT
                                 69660770
                        PMC0
                                           41754150
                                                         7610321
    L2 TRANS L1D WB
                        PMC1
                                   43768
                                              263047
                                                       442018
 ICACHE 64B IFTAG MISS
                        PMC2
                                    9698 l
                                              11399 |
                                                          11571
```

Retired instructions are misleading!

Waiting in implicit OpenMP barrier executes many instructions



We need to measure actual work (or use a tool that can separate user from runtime lib instructions)

#### 

- FP instruction counters from SandyBridge to Haswell are only qualitatively correct
- Masked SIMD lanes cannot be counted directly on x86



Changing OMP schedule to static with chunk size 16 → smaller work packages per thread No imbalance anymore!

Is it also faster?



Performance Modeling 7

## Summary of hardware performance monitoring

- Useful only if you know what you are looking for
  - Hardware event counting bears the potential of acquiring massive amounts of data for nothing!
- Resource-based metrics are most useful
  - Cache lines transferred, work executed, loads/stores, cycles
  - Instructions, CPI, cache misses may be misleading
- Caveat: Processor work != user work
  - Waiting time in libraries (OpenMP, MPI) may cause lots of instructions
  - → distorted application characteristic
  - Advanced tools can discern user instructions from runtime library instructions
- Another very useful application of PM: validating performance models!
  - Roofline is data centric → measure data volume through memory hierarchy

Performance Modeling (c) NHR@FAU 2023