| Problem 1.            |                                 |          |                        |    |
|-----------------------|---------------------------------|----------|------------------------|----|
| As every (            | cache block is                  | 6413 and | l total size is 512 by | es |
| and it is a Zway Set. |                                 |          |                        |    |
|                       | are $\frac{512}{64\times2} = 4$ |          | f Cache.               | _  |
| -                     |                                 |          | v                      |    |
| Every cach            | e set has 2                     | blocks.  |                        |    |
| Transform -           | the address from                | hex to   | binary.                | _  |
| HEX                   | 0                               |          | Miss or Hit            |    |
| ABCOL                 | 1010 1011 1100 11               | 0) 1110  | miss                   |    |
| 14327                 | 000/0/00000/100                 | 10 1110  | miss                   |    |
| 07148                 | 1101 111 000101                 | 6001 00  | miss                   |    |
| 87220                 | 1000 1111 00l0 00               | 0 0000   | miss                   |    |
| CDE 4A                | 1100 1101 1110 01               | 00 1010  | miss                   |    |
| 14327                 | 00 100 0010 1000                | 10 [[1]  | hot                    |    |
| 52 C22                | 010  0010 110000                | 10 0010  | miss                   |    |
| ABCTZ                 | 1010 1011 1100 11               | 0000     | hìt                    |    |
| 920A3                 | 1100 00/01/01/0                 | 10 0011  | miss                   |    |
| FIZSC                 | [[1] 000] 0010 0]               | 0] 1100  | miss                   |    |



| Cak 0   | 1432F            |  |
|---------|------------------|--|
| Set 0   | 52022            |  |
| Set [   | F125C            |  |
| Ser 1   | CDE 4A           |  |
| Set 2   | 2006 4A<br>920A3 |  |
| Set 3 { | ABCF2            |  |

| the | Address | above | reprensents | the | Corresponding |  |
|-----|---------|-------|-------------|-----|---------------|--|
| bl  | och.    |       |             |     | 1             |  |
|     |         |       |             |     |               |  |
|     |         |       |             |     |               |  |
|     |         |       |             |     |               |  |
|     |         |       |             |     |               |  |
|     |         |       |             |     |               |  |
|     |         |       |             |     |               |  |
|     |         |       |             |     |               |  |
| -   |         |       |             |     |               |  |
|     |         |       |             |     |               |  |
|     |         |       |             |     |               |  |
|     |         |       |             |     |               |  |
|     |         |       |             |     |               |  |

| Problem 2:                 |
|----------------------------|
| $(\hat{\alpha})$           |
| AAT= 1+ (15+30%×300) ×3%   |
| = 4.15 (cpu cycles)        |
| (b)                        |
| AT= 1+ (15+ 5% x300) x 10% |
|                            |
| = 4 (CPV Cycles)           |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |
|                            |

(C)

Following the instruction in Q3, I find the L1 Cache Size = 32k. So I imitate the cache\_test program in class using an uint\_64 array with 4096 elements, which is exactly the size of L1 Cache.

For write only, I initialize the array with 0 and write the 1 into the array.

```
index = num_traversals;
  clock_gettime(CLOCK_MONOTONIC, &start_time);
  for(;index > 0 ; --index){
    for (i=0; i < num_elements; i++) {
        array[i] = 1;
    }
  }
  clock_gettime(CLOCK_MONOTONIC, &end_time);</pre>
```

My Program needs one parameter for traversal time. Like this: ./cache test write1 200

To compute the bandwidth:

```
double elapsed_ns = calc_time(start_time, end_time);
  printf("Time = %f\n", elapsed_ns);
  printf("Bandwidth for write = %f GB/s \n ", (((uint64_t)num_elements * (uint64_t)num_traversals * 8) / (elapsed_ns)));
```

Result:

kc426@vcm-21370:~/ECE565/hw2/problem3\$ ./cache\_test\_write1 10000000

Time = 7451535155.000000

Bandwidth for write = 43.974831 GB/s

For write 1 read 1, I add one statement of read based on the write only.

```
clock_gettime(CLOCK_MONOTONIC, &start_time);
  int read = 0;
  index = num_traversals;
  for(;index > 0 ; --index){
    for (i=0; i < num_elements; ++i) {
      read = array[i];
      array[i] = 1;
    }
}
clock_gettime(CLOCK_MONOTONIC, &end_time);</pre>
```

My program needs one element as traversal parameter. Like: ./cache\_test\_read1\_write1 10000000

#### Result:

kc426@vcm-21370:~/ECE565/hw2/problem3\$./cache test read1 write1 10000000

Time = 7328985697.000000

Bandwidth for write = 89.420286 GB/s

To Compute:

```
double elapsed_ns = calc_time(start_time, end_time);
  printf("Time = %f\n", elapsed_ns);
  printf("Bandwidth for write = %f GB/s \n ", (((uint64_t)num_elements * (uint64_t)num_traversals * 8*2) / (elapsed_ns)));
```

For write 1 read 2, I add one statement of read based on the write1 read1.

```
int temp;
index = num_traversals;
clock_gettime(CLOCK_MONOTONIC, &start_time);
for(;index > 0 ; --index){
  for (i=0; i < num_elements; i++) {
    temp = array[i];
    array[i] = 1;
    temp = array[i];
}
clock_gettime(CLOCK_MONOTONIC, &end_time);</pre>
```

My program needs one parameter as traversal times. Like: ./cache\_test\_read2\_write1 10000000

kc426@vcm-21370:~/ECE565/hw2/problem3\$ ./cache\_test\_read2\_write1 10000000

Time = 7442069100.000000

Bandwidth for write = 132.092297 GB/s

To Compute:

```
double elapsed_ns = calc_time(start_time, end_time);
printf("Time = %f\n", elapsed_ns);
```

```
printf("Bandwidth for write = %f GB/s \n ", (((uint64_t)num_elements * (uint64_t)num_traversals * 8* 3) / (elapsed_ns)));
```

| Write        | 43.974831 GB/s  |
|--------------|-----------------|
| Write1 read1 | 89.420286 GB/s  |
| Write1 read2 | 132.092297 GB/s |

Based on the table, we can come a conclusion that read is faster than write. As read will use less instructions.

(d)

L3 Cache is 22528K, so I will use array with more than 22528k / 8 = 2816k elements. I will use 2820k elements.

kc426@vcm-21370:~/ECE565/hw2/problem3\$./cache test write1 1000

Time = 1562594937.000000

Bandwidth for write = 14.437523 GB/s

kc426@vcm-21370:~/ECE565/hw2/problem3\$ ./cache\_test\_read1\_write1 1000

Time = 1591084697.000000

Bandwidth for write = 28.358013 GB/s

kc426@vcm-21370:~/ECE565/hw2/problem3\$ ./cache\_test\_read2\_write1 1000

Time = 1560566068.000000

Bandwidth for write = 43.368878 GB/s

| Write        | 14.437523 GB/s |
|--------------|----------------|
| Write1 read1 | 28.358013 GB/s |
| Write1 read2 | 43.368878 GB/s |

I believe this arising from that cpu must wait for the data so the total latency will be large. As a result, the Bandwidth is smaller than the above. This match my expectation.

(b)

| ijk | ijk_Time = 1.757477s  |
|-----|-----------------------|
| jki | ikj_Time = 0.559666s  |
| ikj | jki_Time = 18.576692s |

#### **Runtime Result:**

kc426@vcm-21370:~/ECE565/hw2/problem4\$ ./matrix\_test ijk

ijk Time = 1.757477

kc426@vcm-21370:~/ECE565/hw2/problem4\$ ./matrix\_test ikj

 $ikj_{t} = 0.559666$ 

kc426@vcm-21370:~/ECE565/hw2/problem4\$./matrix test jki

jki\_Time = 18.576692

As C++ store the data in row-major order, so the First one in B matrix will experience some cache miss. And the jki will experience most cache miss. And the ikj will experience the least cache miss. So T(ikj) < T(jki) < T(jki)

(d)

In my VM, the L2 Cache is 1M which is 1024kB,

That is:

blockSize \* blockSize \* 3 \* 8 < 1024K

Then I choose Blocksize = 128 and block = 64 as experiment parameter.

### The block = 64 get the best result.

| ljk | ijk_Time = 1.769311 |
|-----|---------------------|
| ijk | ijk_Time = 1.769311 |

#### **Runtime Result:**

kc426@vcm-21370:~/ECE565/hw2/problem4\$ ./matrix\_test ijk\_tiling ijk\_tiling\_Time = 1.643415 kc426@vcm-21370:~/ECE565/hw2/problem4\$ ./matrix\_test ijk ijk\_Time = 1.769311

It is faster than ijk and jki but slower than ikj. I believe this arising from that L1 Cache is faster than L2 Cache. So the ijk tiling will be faster than ijk but slower than ikj.