# CENG 3420 Midterm (2021 Spring)

Name: No Chi Hon ID: 165116317

Q0 (0 marks)

- 1. What is your last digit of your SID (0 is regarded as 10)? This value is defined as NUM\_1 in the whole question paper.
- 2. What is your last two digits of your SID (00 is regarded as 100)? This value is defined as NUM\_2 in the whole question paper.
- 3. What is your last three digits of your SID? This value is defined as NUM\_3 in the whole question paper.

Example: if your SID is 12345678, then  $NUM_{-}1 = 8$ ,  $NUM_{-}2 = 78$ ,  $NUM_{-}3 = 678$ .

Q1 (10 marks)

Select and fill the correct answer.

- 1. RISC-V is a \_\_\_\_ and \_\_\_ ISA.
  - A. little-endian RISC
  - **B.** little-endian CISC
  - C. big-endian RISC
  - **D.** big-endian CISC
- 2. Virtual memory systems use \_\_\_\_ mechanism.
  - **A.**write-back
  - **B.** write-through
  - C. write-allocate
- 3. The largest positive integer in IEEE754 single-precision floating-point format is \_\_\_\_\_
  - **A.**  $2^{126} 2^{103}$

  - C.  $2^{127} 2^{103}$
  - **D.**  $2^{128} 2^{104}$

4. \_\_\_\_ is a type of single address space multiprocessor in which some memory accesses are much faster than others depending on which processor asks for which word.

A. UMA

B. NUMA

5. Dividing 10101<sub>2</sub> by 11<sub>2</sub>, the quotient is \_\_\_\_\_ and the reminder is \_\_\_\_\_.

- **A.** 100<sub>2</sub> 01<sub>2</sub>
- **B.** 111<sub>2</sub> 01<sub>2</sub>
- (C.)  $111_2 0_2$
- **D.** 100<sub>2</sub> 0<sub>2</sub>

6. \_\_\_\_ stores data as electric charge on a capacitor.

A. SRAM

B. DRAM

# Q2 (5 marks)

- 1. Describe the steps that transform a program written in a high-level language such as C into a representation that is directly executed by a computer processor.
- 2. Write C statements that corresponds to the two RISC-V assembly instructions below.

srli t0, t1, 3 
$$t_0 = t_1 \times 2^3$$
 and t0, t2, 0xFEF 
$$t_0 =$$

You should define variables that hold corresponding register values explicitly.

## **Q3** (10 marks)

Consider a RISC-V code snippet, and assume that the code is running on a 5-stage RISC-V core.

```
add x15, x12, x11
ld x13, 4(x15)
ld x12, 0(x2)
or x13, x15, x13
sd x13, 0(x15)
```

- 1. Find all data dependences in this instruction sequence.
- 2. If the design has not implemented any forwarding or hazard detection, insert NOPs to ensure the correct execution.
- 3. If there is forwarding, for the first seven cycles during the execution of this code, specif which signals are asserted in each cycle by hazard detection and forwarding units.

### **Q4** (15 marks)

We have a loop as follows.

```
LOOP: ld a0, 0(a3)
ld a1, 8(a3)
add a2, a0, a1
subi a3, a3, 16
bnez a2, LOOP
```

Assume that we have the perfect branch prediction (i.e., no stalls due to control hazards) and there are no delay slots that the pipeline has full forwarding support, and that branches are resolved in the EX (as opposed to the ID) stage.

- 1. Show a pipeline execution diagram for the first two iterations of this loop.
- 2. Mark pipeline stages that do not perform useful work. How often while the pipeline is full do we have a cycle in which all five pipeline stages are doing useful work? (Begin with the cycle during which the subi is in the IF stage. End with the cycle during which the bnez is in the IF stage)

## **Q5** (15 marks)

Consider the following loops written in C programming language:

```
for(int i = 0; i < a; i++)

for(int j = 0; j < b; j++)

A[j * 4] = i + j;
```

The values of a, b, i and j are in registers t0, t1, t2 and t3, respectively. The register a0 holds the base address of the array A. Translate to the corresponding RISC-V assembly code.

**Q6** (**15 marks**) There is a computer that has a 64MB byte-addressable main memory. Instructions and data are stored in separated caches, each of which has eight 64B cache lines. The data cache uses **direct-mapping**. Now there are two programs in the following form.

```
Program A:
    int a[64][64];
    int sum_array1() {
        int i, j, sum = 0;
        for(i = 0; i < 64; i++)
             for (j = 0; j < 64; j++)
                 sum += a[i][j];
        return sum;
    }
Program B:
    int a[64][64];
    int sum_array1() {
        int i, j, sum = 0;
        for(j = 0; j < 64; j++)
             for (i = 0; i < 64; i++)
                 sum += a[i][j];
        return sum;
    }
```

Suppose int data is represented in 32-bit 2's complement and i, j, sum are stored in specific registers. Arrays are stored in row-major with the start address NUM\_3<sub>10</sub> (i.e., NUM\_3 in decimal) in the main memory. Answer the following questions.

- 1. What are the line numbers of the main memory blocks that contain a [0] [31] and a [2] [2] respectively? (Cache line number starts from 0)
- 2. What are the data cache hit rates of program A and B?

## Q7 (5 marks)

Describe two cache replacement strategies.

- 1. Write-through
- 2. Write-back

#### **Q8** (15 marks)

The following table shows the different instructions ratios

Table 1: Instruction mix

| R-type                     | I-type (non-Id) | Load | Store | Branch                            | Jump  |
|----------------------------|-----------------|------|-------|-----------------------------------|-------|
| $2 \times \text{NUM}_{-}1$ | 25%             | 22%  | 8%    | $45\% - 3 \times \text{NUM}_{-}1$ | NUM_1 |

- 1. What fraction of all instructions use the data memory?
- 2. What fraction of all instructions use the instruction memory?
- 3. What fraction of all instructions use the sign extend?
- 4. What is the sign extend doing during cycles in whih its output is not needed?

### **Q9** (10 marks)

Given the following specifications of the datapath latencies:

Table 2: Specification of the datapath latencies (unit: ps)

| Stages         | IF    | ID    | EX  | MEM | WB  |
|----------------|-------|-------|-----|-----|-----|
| Latencies (ps) | NUM_2 | NUM_3 | 550 | 800 | 600 |

- 1. What is the clock cycle time in a pipelined and non-pipelined processor?
- 2. What is the total latency of an lw instruction in a pipelined and non-pipelined processor?
- 3. If we can split one stage of the pipelined datapath into two new stages, each with half the latency of the original stage, which stage would you split and what is the new clock cycle time of the processor?

#### Q2 (5 marks)

- 1. Describe the steps that transform a program written in a high-level language such as C into a representation that is directly executed by a computer processor.
- 2. Write C statements that corresponds to the two RISC-V assembly instructions below.

srli t0, t1, 3 
$$t_0 = t_1 \times 2^3$$
 and t0, t2, 0xFEF 
$$t_0 =$$

You should define variables that hold corresponding register values explicitly.

- 1) C program will compile to Assembly language program with Compiler,
  Then Assembly language will turn to machine code that can read from processes
  by assembles.
- $\frac{2}{10} + \frac{1}{10} = \frac{1}{10} \times \frac{2}{10} \times \frac{2}{10}$

### Q3 (10 marks)

Consider a RISC-V code snippet, and assume that the code is running on a 5-stage RISC-V core.

```
add x15, x12, x11
ld x13, 4(x15)
ld x12, 0(x2)
or x13, x15, x13
sd x13, 0(x15)
```

- 1. Find all data dependences in this instruction sequence.
- 2. If the design has not implemented any forwarding or hazard detection, insert NOPs to ensure the correct execution.
- 3. If there is forwarding, for the first seven cycles during the execution of this code, specif which signals are asserted in each cycle by hazard detection and forwarding units.



#### **Q4** (15 marks)

Q

We have a loop as follows.

IF

LOOP: 1d a0, 0(a3) ld a1, 8(a3) add a2, a0, a1 subi a3, a3, 16 bnez a2, LOOP

Assume that we have the perfect branch prediction (i.e., no stalls due to control hazards) and there are no delay slots that the pipeline has full forwarding support, and that branches are resolved in the EX (as opposed to the ID) stage.

- 1. Show a pipeline execution diagram for the first two iterations of this loop.
- 2. Mark pipeline stages that do not berform useful work. How often while the pipeline is full do we have a cycle in which all five pipeline stages are doing useful work? (Begin with the cycle during which the subi is in the IF stage. End with the cycle during which the bnez is in the IF stage)

```
ID EX ME WB
    a1,8(a3)
                      IF ID EX ME
add az, ao, a
                             .II. stell EX.ME
                              IF stal ID EX ME
subi a3, a3, 16
                                    IF ID EX ME
brez az, Loup
                                         IF ID EX
1d. a0, 0.(a3)
                                             IF ID EX ME
    al, 8. (a)
                                                 IF ID stall
add az; ao; a
                                                     IF stell
                                                            ID EX ME
subi a3, a3, 16
                                                            IF
                                                               ID EX
```

|                      |              |             |            |              |               | D & mean no use     |
|----------------------|--------------|-------------|------------|--------------|---------------|---------------------|
| 1d ao, o(a3)         |              | EX ME W     |            |              |               |                     |
| 18 al, 8 (as)        |              | TD EX W     |            | l            |               |                     |
| add az, ao, a        |              |             | ral EX HE  |              |               |                     |
| · sabi. a3, a3, 1,6  |              |             |            | DEX ME WB    | <br>1         |                     |
| brez az, LOUP        |              |             |            | F ID EX ME   |               |                     |
| 1d ao, o (a3)        |              |             |            | IF ID E      |               |                     |
| · 18 · 01 , 8 (a3.)  |              |             |            |              | D Stall EX HE | wB                  |
| add a2, a0, a        |              |             |            |              | LF 하네 ID EX   | MF WR               |
| sabi a3, a3, 16      |              |             |            |              |               | DEXME WB            |
| brez az, LOUP        |              |             |            |              |               |                     |
|                      |              |             |            |              |               |                     |
|                      |              |             | (          |              |               |                     |
|                      |              |             | 1.(        |              | <u></u>       |                     |
|                      |              |             |            | all are not  |               |                     |
|                      |              |             |            |              |               |                     |
| There is no full pip | eline that a | ll staje do | useful wor | -k. some sta | 11, or some   | is not doing useful |
| WOLK                 |              |             |            |              |               |                     |
|                      |              |             |            |              |               |                     |
|                      |              |             |            |              |               |                     |
|                      |              |             |            |              |               |                     |

### **Q5** (15 marks)

Consider the following loops written in C programming language:

The values of a, b, i and j are in registers t0, t1, t2 and t3, respectively. The register a0 holds the base address of the array A. Translate to the corresponding RISC-V assembly code.

**Q6** (15 marks) There is a computer that has a 64MB byte-addressable main memory. Instructions and data are stored in separated caches, each of which has eight 64B cache lines. The data cache uses **direct-mapping**. Now there are two programs in the following form.

```
Program A:
                                                   64MB
    int a[64][64];
    int sum_array1() {
        int i, j, sum = 0;
        for(i = 0; i < 64; i++)
            for(j = 0; j < 64; j++)
                 sum += a[i][j];
        return sum:
    }
Program B:
    int a[64][64];
    int sum_array1() {
        int i, j, sum = 0;
        for (j = 0; j < 64; j++)
            for(i = 0; i < 64; i++)
                 sum += a[i][j];
        return sum;
```

Suppose int data is represented in 32-bit 2's complement and i, j, sum are stored in specific registers. Arrays are stored in row-major with the start address  $NUM_{310}$  (i.e.,  $NUM_{310}$  in decimal) in the main memory. Answer the following questions.

- 1. What are the line numbers of the main memory blocks that contain a [0] [31] and a [2] [2] respectively? (Cache line number starts from 0)
- 2. What are the data cache hit rates of program A and B?

## **Q7** (5 marks)

Describe two cache replacement strategies.

- 1. Write-through
- 2. Write-back
- 1) Write-through, write the data into both cache block & next level in memory hierarchy
- 2) Write-back, write the data only into cache block when cache block is "evicted", then write data back to memory hierarchy

#### O8 (15 marks)

The following table shows the different instructions ratios

Table 1: Instruction mix

|                                                        | K-type                     | 1-type (non-1a) | Load | Store | Branch          | Jump  |  |  |  |
|--------------------------------------------------------|----------------------------|-----------------|------|-------|-----------------|-------|--|--|--|
|                                                        | $2 \times \text{NUM}_{-}1$ | JM_1 25%        |      | 8%    | 45% - 3 × NUM_1 | NUM_1 |  |  |  |
|                                                        |                            |                 |      |       |                 |       |  |  |  |
| What fraction of all instructions use the data memory? |                            |                 |      |       |                 |       |  |  |  |

- 2. What fraction of all instructions use the instruction memory?
- What fraction of all instructions use the sign extend?
   What is the sign extend doing during cycles in whih its output is not needed?
  - 22% + 8% = 30%
- 2) 100% (every instruction must fet ch from instruction memory before it can executed)
- 3) 25% +22% +8% + 45% 3×NUM\_1 + NUM\_1 =100%\_2NUM\_1 = 100% - 2:7 = 84
- 4) The sign extend alway output during every cycle. It output is not needed, the system ignore it.

#### Q9 (10 marks)

Given the following specifications of the datapath latencies:



Table 2: Specification of the datapath latencies (unit: ps)

| Stages         | IF    | ID    | EX  | MEM | WB  |
|----------------|-------|-------|-----|-----|-----|
| Latencies (ps) | NUM_2 | NUM_3 | 550 | 800 | 600 |
|                | 14    | 2 (2- |     |     |     |

- 1. What is the clock cycle time in a pipelined and non-pipelined processor?
- 2. What is the total latency of an lw instruction in a pipelined and non-pipelined processor?
- 3. If we can split one stage of the pipelined datapath into two new stages, each with half the latency of the original stage, which stage would you split and what is the new clock cycle time of the processor?

