

# Hynetek Semiconductor Co., Ltd.

# eMarker Chip for USB Type-C Cables

HUSB332D

## **FEATURES**

- USB Type-C 2.2 and PD 3.1 V1.7 compliant
- USB-IF Certified. TID: 9125
- Support SOP' communication
- Integrated transceiver (BMC PHY)
- Support both structured VDM version 1.0 and 2.x
- High integration
- Embedded both side Ra resistors
- Embedded both side VCONN diodes
- Different package options:
- DFN1.6×1.6-4L
- DFN2×2-6L
- Support 3 times Programming
- Compatible with third party programming Tools
- Support 2.7 V ~ 5.75 V operation on VCONN1 and VCONN2 Pins
- 25 V high voltage tolerance on CC, VCONN1 and VCONN2 pins
- Support Thunderbolt 3, Thunderbolt 4 and USB4<sup>®</sup> 2.0 80Gbps data communication

 HBM ±8 kV ESD on CC, VCONN1 and VCONN2 pins

## **APPLICATIONS**

USB Type-C Cable ID USB4® Passive Cable

#### **GENERAL DESCRIPTION**

HUSB332D is a USB Type-C eMarker for Cable ID applications. It is compliant with USB Type-C Specification Revision 2.2. It is also compliant to USB Power Delivery 3.1 and USB4® Specification.

Powered from VCONN1 or VCONN2, HUSB332D can determine to act as SOP'. The built-in OTP can be programmed through CC line.

The enhanced ±8 KV system ESD protection on the exposed pins can improve the system reliability significantly. The HUSB332D operates over a wide supply range of 2.7 V to 5.75 V. It is available in DFN2×2-6L, and DFN1.6×1.6-4L packages. It is rated over the -40 °C to +85 °C temperature range.

#### TYPICAL APPLICATION CIRCUIT



Figure 1. Typical Application Circuit

# **TABLE OF CONTENTS**

| Features                                    | 1  |
|---------------------------------------------|----|
| Applications                                | 1  |
| General Description                         | 1  |
| Typical Application Circuit                 | 1  |
| Table of Contents                           | 2  |
| Revision History                            | 2  |
| Pin Configuration and Function Descriptions | 3  |
| Recommended Operating Conditions            |    |
| Specifications                              | 5  |
| Absolute Maximum Ratings                    | 6  |
| Thermal Resistance                          | 6  |
| ESD Caution                                 | 6  |
| Functional Block Diagram                    | 7  |
| Theory of Operation                         | 8  |
| Power Cable Termination                     | 8  |
| High Voltage Tolerance                      | 8  |
| PD Message Infomation                       | 8  |
| Typical Application Circuits                | 9  |
| Package Outline Dimensions                  | 10 |
| Package TOP Marking                         | 12 |
| Ordering Guide                              | 13 |
| Tape and Reel Information                   | 14 |
| Important Notice                            | 15 |

# **REVISION HISTORY**

| Version | Date    | Descriptions    |
|---------|---------|-----------------|
| Rev.1.0 | 05/2023 | Initial version |

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

# **TOP VIEW**



Figure 2 HUSB332D\_XXXDH Pin Assignment

Table 1. HUSB332D\_XXXDH Pin Function Descriptions

| Pin No. | Pin Name | Type | Description                                                                                          |
|---------|----------|------|------------------------------------------------------------------------------------------------------|
| 1       | VCONN1   | Р    | The input pin supplied from VCONN.                                                                   |
| 2       | CC       | D    | USB Type-C CC line input and output. In debug mode, act as SCL of I <sup>2</sup> C bus.              |
| 3       | VCONN2   | P    | The input pin supplied from the other side VCONN. In debug mode, act as SDA of I <sup>2</sup> C bus. |
| 4       | GND      | Α    | Ground.                                                                                              |

## **TOP VIEW**



Figure 3. HUSB332D\_XXXDA Pin Assignment

Table 2. HUSB332D\_XXXDA Pin Function Descriptions

| Pin No. | Pin Name | Туре | Description                                                                                          |
|---------|----------|------|------------------------------------------------------------------------------------------------------|
| 1       | VCONN1   | Р    | The input pin supplied from VCONN.                                                                   |
| 2       | CC       | D    | USB Type-C CC line input and output. In debug mode, act as SCL of I <sup>2</sup> C bus.              |
| 3       | VCONN2   | Р    | The input pin supplied from the other side VCONN. In debug mode, act as SDA of I <sup>2</sup> C bus. |
| 4       | GND      | Α    | Ground.                                                                                              |
| 5       | NC       | D    | NC                                                                                                   |
| 6       | NC       | D    | NC                                                                                                   |

# **RECOMMENDED OPERATING CONDITIONS**

**Table 3. Recommended Operating Conditions** 

| Parameter                              | Rating           |
|----------------------------------------|------------------|
| VCONN1/2 Input Voltage                 | 2.7 V to 5.75 V  |
| Power Consumption – Full Operation     | < 20 mW          |
| Operating Temperature Range (Junction) | −40 °C to 125 °C |
| Ambient Temperature Range              | −40 °C to 85 °C  |

# **SPECIFICATIONS**

 $V_{\text{CONN1}}$  or  $V_{\text{CONN2}}$  = 5 V and  $T_{\text{A}}$  = 25 °C for typical specifications, unless otherwise noted.

**Table 4. Electrical Specification** 

| Parameter                                                       | Symbol                        | Test Conditions                                                           | Min  | Тур          | Max  | Unit     |
|-----------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------|------|--------------|------|----------|
| GENERAL PARAMETERS                                              |                               |                                                                           |      |              |      |          |
| VCONN1/VCONN2 Voltage                                           | V <sub>CONN</sub>             |                                                                           | 2.7  | 5            | 5.75 | V        |
| Under-voltage Lockout                                           | V <sub>UVLO</sub>             | Rising edge                                                               |      | 2.6          |      | V        |
| •                                                               |                               | Falling edge                                                              |      | 2.56         |      | V        |
| Standby Current                                                 | IDD STANDBY                   | V <sub>CONN1</sub> or V <sub>CONN2</sub> >V <sub>UVLO</sub> , BMC is Idle |      | 1.5          |      | mA       |
| Supply Current                                                  | I <sub>DD BIST</sub>          | BIST mode, BMC is activated                                               |      | 1.55         |      | mA       |
| BMC COMMON PARAMETERS                                           | _                             |                                                                           |      |              |      |          |
| Bit Rate                                                        | f <sub>BitRate</sub>          |                                                                           | 270  | 300          | 330  | Kbps     |
| BMC TX PARAMETERS                                               |                               |                                                                           |      |              |      | <u> </u> |
| Maximum Difference between the                                  | <b>D</b> BitRate              |                                                                           |      |              | 0.25 | %        |
| Bit-rate during the Part of the                                 | '                             |                                                                           |      |              |      |          |
| Packet Following the Preamble                                   |                               |                                                                           |      |              |      |          |
| and the Reference Bit-rate.                                     |                               |                                                                           |      |              |      |          |
| Time to Cease Driving the Line                                  | tendDriveBMC                  |                                                                           |      |              | 23   | μs       |
| after the End of the Last bit of                                |                               |                                                                           |      |              |      |          |
| the Frame.                                                      |                               |                                                                           |      |              |      |          |
| Fall Time                                                       | t <sub>Fall</sub>             | From 90% to 10% amplitude                                                 | 300  |              |      | ns       |
| Time to cease driving the line                                  | tHoldLowBMC                   |                                                                           | 1    |              |      | μs       |
| after the final high-to-low                                     |                               |                                                                           |      |              |      |          |
| transition.                                                     |                               |                                                                           |      |              |      |          |
| Time from the End of Last Bit of a                              | <b>t</b> InterFrameGap        |                                                                           | 25   |              |      | μs       |
| Frame until the Start of the First                              |                               |                                                                           |      |              |      |          |
| bit of the Next Preamble. Rise Time                             |                               | France 400/ to 000/ amountitude                                           | 000  |              |      |          |
| 1 1100 1 11110                                                  | tRise                         | From 10% to 90% amplitude                                                 | 300  |              | 4    | ns       |
| Time Before the Start of the First Bit of the Preamble when the | tStartDrive                   |                                                                           | -1   |              | 1    | μs       |
| Transmitter shall Start Driving                                 |                               |                                                                           |      |              |      |          |
| the Line.                                                       |                               |                                                                           |      |              |      |          |
| Voltage Swing                                                   | VSwing                        |                                                                           | 1.05 | 1.125        | 1.2  | V        |
| Transmit Low Voltage                                            | Vowing                        |                                                                           | -75  | 1.120        | 75   | mV       |
| Transmitter Output Impedance                                    | ZDriver                       |                                                                           | 33   | 54           | 75   | Ω        |
| BMC RX PARAMETERS                                               | ZDIIVei                       |                                                                           | - 00 | <del> </del> | 7.0  | 32       |
| Power Cable Termination                                         | Ra                            | $V_{CONN_1}$ and $V_{CONN_2} < V_{UVLO}$                                  | 800  |              | 1200 | Ω        |
| Weakened Ra                                                     | Rwa                           | V CONN1 dild V CONN2 V UVLO                                               | 000  | 20           | 1200 | ΚΩ       |
| CC Pin Impedance                                                | ZOPEN                         |                                                                           | 1    | 20           |      | ΜΩ       |
| Time Window for Detecting Bus                                   | 0. 2                          |                                                                           | 12   |              | 20   |          |
| Non-idle                                                        | t <sub>TransitionWindow</sub> |                                                                           | 12   |              | 20   | μs       |
| Number to Count to Detect Bus                                   | nCount                        |                                                                           | 3    |              |      |          |
| Non-idle                                                        | HCount                        |                                                                           | 3    |              |      |          |
| Time constant of a single pole                                  | t <sub>RxFilter</sub>         |                                                                           | 100  |              |      | ns       |
| filter to limit broad-band noise                                | *TXFIILEI                     |                                                                           | 100  |              |      | 113      |
| ingression                                                      |                               |                                                                           |      |              |      |          |
| Receiver Input Impedance                                        | Z <sub>BmcRx</sub>            |                                                                           | 1    |              |      | ΜΩ       |
|                                                                 | _2110100                      |                                                                           | '    |              |      |          |

# **ABSOLUTE MAXIMUM RATINGS**

**Table 5. Absolute Maximum Ratings** 

| Parameter                              | Rating            |  |  |  |
|----------------------------------------|-------------------|--|--|--|
| VCONN1, VCONN2 and CC to GND           | -0.5 V to +25 V   |  |  |  |
| Storage Temperature Range              | −65 °C to +150 °C |  |  |  |
| Operating Temperature Range (Junction) | -40 °C to +125 °C |  |  |  |
| Soldering Conditions                   | JEDEC J-STD-020   |  |  |  |
| Electrostatic Discharge (ESD)          |                   |  |  |  |
| Human Body Model                       | ±8000 V           |  |  |  |
| Charged Device Model                   | ±2000 V           |  |  |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JC}$  is the junction to case thermal resistance.

#### **Table 6. Thermal Resistance**

| Package Type  | $\theta_{JA}$ | θ <sub>JC</sub> | Unit |
|---------------|---------------|-----------------|------|
| DFN1.6x1.6-4L | 135           | 72              | °C/W |
| DFN2x2-6L     | 102.4         | 74.5            | °C/W |

## **ESD CAUTION**



## **Electrostatic Discharge Sensitive Device.**

Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# **FUNCTIONAL BLOCK DIAGRAM**



Figure 4. HUSB332D Functional Block Diagram

# THEORY OF OPERATION

HUSB332D is an eMarker Chip. It is usually applied in a Type-C cable plug. HUSB332D employs two communication protocols, one is I<sup>2</sup>C communication protocol and another one is PD protocol. With both communication protocols, some customized info can be stored in the internal EPROM of HUSB332D. And these info can be ready by the external devices via USB PD protocol.

#### **POWER CABLE TERMINATION**

VCONN1 and VCONN2 cab be independent power input pin for HUSB332D. Anyone of both is powered up (VCONN1 or VCONN2 > VUVLO), HUSB332D is going to start up. When HUSB332D is not powered, VCONN1 and VCONN2 perform as a resistance characteristic. The equivalent resistance is Ra. While for CC pin, the impedance of CC should be higher than 1 M $\Omega$  when VCONN1 or VCONN2 is not powered.

## **HIGH VOLTAGE TOLERANCE**

VCONN1, VCONN2 and CC pin are all of high voltage tolerance. They can be survived from a high voltage up to 25 V to withstand in some accidental faults, such as a short fault between CC pin and VBUS pin whose voltage could be up to 25 V.

## PD MESSAGE INFOMATION

HUSB332D supports several extended messages for some customization info. It is able to respond the correct message once there is an inquiry message received.

#### **DISCOVER IDENTITY**

The Discover Identity Command is provided to enable an Initiator (DFP) to identify its Port Partner and for an Initiator (VCONN Source) to identify the Responder (Cable Plug). The Discovery Identity Command is also used to determine whether a Cable Plug is PD-Capable by looking for a GoodCRC Message Response.

The Discover Identity Command shall be used to determine whether a given Cable Plug is PD. In this case a Discover Identity Command request sent to SOP' shall not cause a Soft Reset if a GoodCRC Message response is not returned since this can indicate a non-PD Capable cable. Note that a Cable Plug will not be ready for PD Communication until 50 ms after VCONN has been applied. During Cable Plug discovery, when there is an Explicit Contract, Discover Identity Commands are sent at a rate defined by the DiscoverIdentityTimer up to a maximum of nDiscoverIdentityCount times. See USB Power Delivery Specification Revision 3.1, Version 1.7 for details.

A PD-Capable Cable Plug shall return a Discover Identity Command ACK in response to a Discover Identity Command request sent to SOP'.

The Number of Data Objects field in the Message Header in the Discover Identity Command request shall be set to 1 since the Discover Identity Command request shall not contain any VDOs.

The Discover Identity Command ACK sent back by the HUSB332D shall contain an ID Header VDO, a Cert Stat VDO, a Product VDO and the Product Type VDOs defined by the Product Type as shown in Figure 5.



Figure 5. Discover Identify Command Response

## **MANUFACTURER INFO**

The Manufacturer\_Info Message Shall be sent in response to a Get\_Manufacturer\_Info Message. The Manufacturer\_Info Message contains the USB VID and the Vendor's PID to identify the device and the device's manufacturer byte array in a variable length Data Block of up to MaxExtendedMsgLegacyLen.

HUSB332D does not support any Manufacturer String, if the received Get\_Manufacturer\_Info Message contains the info which HUSB332D does not support, HUSB332D responds Manufacturer Info with VID=0xFFFF, PID=0x0000, and filled the Manufacturer String field with a "Not Supported" string.

## **DISCOVER RESPONSE**

HUSB332D supports Structured VDMs, therefore, the Discover Identity, Discover SVIDs, the Discover Modes, the Enter Mode and Exit Mode Commands are all supported by HUSB332D. HUSB332D does not initial any Structure VDMs. It can only respond a received Structure VDM REQ. Discover Identity is a MUST supported command for HUSB332D. For the other Structured VDMs, it is impacted by the modal operation field in the Discover Identity.

# **TYPICAL APPLICATION CIRCUITS**



Figure 6. Typical Application

# **PACKAGE OUTLINE DIMENSIONS**







TOP VIEW SIDE VIEW BOTTOM VIEW

|         | DIMENSION IN MILLIMETERS |                |      |  |  |  |  |  |
|---------|--------------------------|----------------|------|--|--|--|--|--|
| SYMBOLS | MIN                      | NOM            | MAX  |  |  |  |  |  |
| Α       | 0.40                     | 0.50           | 0.55 |  |  |  |  |  |
| A1      | 0.00                     | 0.00 0.02 0.05 |      |  |  |  |  |  |
| A2      |                          | 0.152 REF      |      |  |  |  |  |  |
| b       | 0.20                     | 0.20 0.25 0.30 |      |  |  |  |  |  |
| D       |                          | 1.60 BSC       |      |  |  |  |  |  |
| Е       |                          | 1.60 BSC       |      |  |  |  |  |  |
| е       |                          | 0.65 BSC       |      |  |  |  |  |  |
| L       | 0.45                     | 0.50           | 0.55 |  |  |  |  |  |

Figure 7. DFN1.6×1.6-4L Package, 1.6 mm × 1.6 mm Body



TOP VIEW SIDE VIEW BOTTOM VIEW

|         | DIMENSION IN MILLIMETERS |           |      |  |  |  |  |  |
|---------|--------------------------|-----------|------|--|--|--|--|--|
| SYMBOLS | MIN                      | NOM       | MAX  |  |  |  |  |  |
| Α       | 0.70                     | 0.75      | 0.80 |  |  |  |  |  |
| A1      | 0.00                     | 0.02      | 0.05 |  |  |  |  |  |
| A2      |                          | 0.203 REF |      |  |  |  |  |  |
| b       | 0.25                     | 0.35      |      |  |  |  |  |  |
| D       |                          | 2.00 BSC  |      |  |  |  |  |  |
| E       |                          | 2.00 BSC  |      |  |  |  |  |  |
| D1      | 0.63 1.00 1.10           |           |      |  |  |  |  |  |
| E1      | 1.18                     | 1.60      | 1.70 |  |  |  |  |  |
| е       |                          | 0.65 BSC  |      |  |  |  |  |  |
| L       | 0.20                     | 0.25      | 0.35 |  |  |  |  |  |
| k       |                          | 0.15 MIN. |      |  |  |  |  |  |

Figure 8. DFN2×2-6L Package, 2 mm × 2 mm Body

# **PACKAGE TOP MARKING**



Figure 9. DFN1.6×1.6-4L& DFN2×2-6L Package Top Marking

# **ORDERING GUIDE**

| Order Model    | Description                                              | Package       | Ta Range         | Package Option    |
|----------------|----------------------------------------------------------|---------------|------------------|-------------------|
| HUSB332D_U30DH | PD3.0, USB2.0 supported, 2m                              | DFN1.6×1.6-4L | −40 °C to +85 °C | Tape & Reel, 4000 |
| HUSB332D_U31DH | cable PD3.1, EPR Capable with USB2.0 supported, 2m cable | DFN1.6×1.6-4L | −40 °C to +85 °C | Tape & Reel, 4000 |

# TAPE AND REEL INFORMATION

# REEL DIMENSIONS D<sub>0</sub> 0 W1

#### TAPE DIMENSIONS



- A0: Dimension designed to accommodate the component width B0: Dimension designed to accommodate the component length K0: Dimension designed to accommodate the component thickness
- W: Overall width of the carrier tape
- P1: Pitch between successive cavity centers
- P2: Pitch between sprocket hole
- D0: Reel Diameter
- W1: Reel Width

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## DIMENSIONS AND PIN1 ORIENTATION

| Device         | Package Type  | D0<br>(mm) | W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | Quantity |
|----------------|---------------|------------|------------|------------|------------|------------|------------|------------|-----------|------------------|----------|
| HUSB332D_XXXDA | DFN2X2-6L     | 178.00     | 9.50       | 2.30       | 2.30       | 1.10       | 4.00       | 4.00       | 8.00      | Q2               | 4000     |
| HUSB332D_XXXDH | DFN1.6X1.6-4L | 178.00     | 9.50       | 1.75       | 1.75       | 0.70       | 4.00       | 4.00       | 8.00      | Q2               | 4000     |

All dimensions are nominal

Figure 10. Tape and Reel Information

# IMPORTANT NOTICE

Hynetek Semiconductor Co., Ltd. and its subsidiaries (Hynetek) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to Hynetek's terms and conditions of sale supplied at the time of order acknowledgment.

Hynetek warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in Hynetek's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent Hynetek deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

Hynetek assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using Hynetek components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

Hynetek does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which Hynetek components or services are used. Information published by Hynetek regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Hynetek under the patents or other intellectual property of Hynetek.

Reproduction of significant portions of Hynetek information in Hynetek data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Hynetek is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of Hynetek components or services with statements different from or beyond the parameters stated by Hynetek for that component or service voids all express and any implied warranties for the associated Hynetek component or service and is an unfair and deceptive business practice.

Hynetek is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Hynetek components in its applications, notwithstanding any applications-related information or support that may be provided by Hynetek. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify Hynetek and its representatives against any damages arising out of the use of any Hynetek components in safety-critical applications.

In some cases, Hynetek components may be promoted specifically to facilitate safety-related applications. With such components, Hynetek's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No Hynetek components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those Hynetek components which Hynetek has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of Hynetek components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

Hynetek has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, Hynetek will not be responsible for any failure to meet ISO/TS16949.

Please refer to below URL for other products and solutions of Hynetek Semiconductor Co., Ltd.

©2023 Hynetek Semiconductor Co., Ltd. All rights reserved.

Trademarks and registered trademarks are the property of their respective owners.

www.hynetek.com

