

# T40N Smart Video Application Processor

**DATA SHEET** 

Release Date: August. 25, 2021

## **Important Notice**

This document and its content are believed to be correct at time of writing. Integrated Silicon Solution Inc. ("ISSI") reserves the right to make changes to this document, its content or any ISSI products, at its discretion, any time without notice. The text and graphics are for the purpose of illustration and reference only. Please confirm that you have the most current documentation.

No part of this document shall be deemed to be part of any contract or warranty unless specifically incorporated by reference into such contract or warranty. This document, its content and any products including without limitation any ISSI products or any product you create using the information contained herein ("Products"), are provided "AS IS" without warranties of any kind, express or implied, including but not limited to, any implied warranties of merchantability, satisfactory quality, fitness for a particular purpose or non-infringement. ISSI makes no warranties regarding any standard compliance or as to the accuracy, completeness or reliability of this document, its content, or Products, or that the operation of any Products will be uninterrupted or error-free. No advice or information, whether oral or written, obtained by you using this document may be relied upon, or shall create any warranty. Any use of this document and the information contained herein or obtained through the use of this document, or any Product, is done at your sole risk and responsibility. Unless otherwise agreed, ISSI shall not be liable for any damage or loss arising as a result of or in connection with the use of this document, its content or any Product, including without limitation, consequential, punitive, indirect or direct damages.

This document, its content and any Products contain proprietary and confidential material of ISSI, its affiliates or licensors, and may also be covered under a separate non-disclosure agreement between ISSI and you. Do not copy, use or disclose this document, its content or any Products unless and to the extent you have been given specific written authorization from ISSI. Any unauthorized reproduction, use or disclosure of this document, its content, or any part thereof, or any Product will result in economic loss and is strictly prohibited.

Any references in this document to third party products or material are provided for convenience only, and do not in any manner serve as an endorsement of that third party products or material, and ISSI has no liability therefor. The information contained herein is merely descriptive in nature, and does not constitute or imply a promise or intention, to make any offer for the sale or license of any Products, or otherwise to enter into any other business and/or any legal relationship.

All company and brand products and service names are trademarks or registered trademarks of their respective holders. The use of any third party trademarks or company names does not imply an endorsement by those third parties, or any commercial relationship between ISSI and such third parties.

Copyright © 2021 Integrated Silicon Solution Inc. All rights reserved.



# **CONTENTS**

| 1 Overview                              | 1  |
|-----------------------------------------|----|
| 1.1 Block Diagram                       | 2  |
| 1.2 Features                            | 2  |
| 1.2.1 CPU                               | 2  |
| 1.2.2 MCU                               | 3  |
| 1.2.3 AI Engine                         | 3  |
| 1.2.4 AI Co-Processing Unit(AIU)        | 3  |
| 1.2.5 Video Processor Unit(VPU)         | 3  |
| 1.2.6 Image Signal Processor(ISP)       | 4  |
| 1.2.7 Display Process Controller(DPU)   | 4  |
| 1.2.8 Video Input and Output            | 5  |
| 1.2.9 Audio System                      | 5  |
| 1.2.10 Memory Interface                 | 7  |
| 1.2.11 System Functions                 | 7  |
| 1.2.12 Peripherals                      | 9  |
| 1.2.13 Bootrom                          | 12 |
| 1.3 Characteristic                      | 12 |
| 2 Packaging and Pinout Information      | 13 |
| 2.1 Overview                            | 13 |
| 2.2 Solder Process                      | 13 |
| 2.3 Moisture Sensitivity Level          | 13 |
| 2.4 T40N Package                        | 13 |
| 2.5 Pin Description                     | 18 |
| 2.5.1 Static Memory/DVP/I2Cx/UARTx/DMIC | 18 |
| 2.5.2 SFC                               | 21 |



|   | 2.5.3 MSCx/GMAC/PWMx/UARTx/I2Cx/SSI1/I2S                     | 22 |
|---|--------------------------------------------------------------|----|
|   | 2.5.4 UARTx/PWMx/SSI0                                        | 26 |
|   | 2.5.5 UARTx/CIMx/PWMx/I2Cx/MSC1/DMIC/SSI1/SSI_SLV/I2S        | 28 |
|   | 2.5.6 DPU/SSI_SLV/PWMx/JTAG/I2C1/UART3                       | 31 |
|   | 2.5.7 System Boot Select                                     | 36 |
|   | 2.5.8 System Control                                         | 36 |
|   | 2.5.9 Digital IO/CORE Power/Ground                           | 36 |
|   | 2.5.10 DDR PHY and KGD IO/Power Supply                       | 38 |
|   | 2.5.11 USB 2.0 PHY IO/Power Supply                           | 38 |
|   | 2.5.12 MIPI Rx and Tx IO/Power Supply                        | 39 |
|   | 2.5.13 Successive Approximation ADC(SAR_ADC) IO/Power Supply | 41 |
|   | 2.5.14 Audio CODEC IO and Power Supply                       | 41 |
|   | 2.5.15 OTP Power Supply                                      | 42 |
|   | 2.5.16 OSC and PLL IO/Power Supply                           | 42 |
| 3 | B Electrical Specifications                                  | 44 |
|   | 3.1 Absolute Maximum Ratings                                 | 44 |
|   | 3.2 Recommended operating conditions                         | 45 |
|   | 3.3 General Purpose Input/Output(GPIO)                       | 46 |
|   | 3.3.1 Power Domain VDDIO0 DC Characteristics                 | 47 |
|   | 3.3.2 Power Domain VDDIO1 DC Characteristics                 | 49 |
|   | 3.3.3 Power Domain VDDIO2 DC Characteristics                 | 50 |
|   | 3.4 Audio Codec                                              | 52 |
|   | 3.4.1 Electrical Characteristics                             | 52 |
|   | 3.4.2 Analog Interface Description                           | 53 |
|   | 3.5 MIPI Tx D-PHY                                            | 54 |
|   | 3.5.1 DC Specifications                                      | 55 |



| 3.5.2 AC Specifications      | 56 |
|------------------------------|----|
| 3.6 MIPI Rx D-PHY            | 58 |
| 3.6.1 DC Specifications      | 58 |
| 3.6.2 AC Specifications      | 59 |
| 3.7 USB 2.0 OTG PHY          | 60 |
| 3.7.1 DC/AC Specifications   | 60 |
| 3.8 Power On, Reset and BOOT | 64 |
| 3.8.1 Power-On Timing        | 64 |
| 3.8.2 Reset procedure        | 66 |
| 3.8.3 BOOT                   | 67 |



# 1 Overview

T40N is a smart video application processor targeting for video devices like mobile camera, security survey, video talking, video analysis and so on. This SoC introduces a kind of innovative architecture to fulfill both high performance computing and high quality image and video encoding requirements addressed by video devices. T40N provides high-speed CPU computing power, excellent image signal process, fluent 3840x2160 resolution video recording.

The CPU (Central Processing Unit) core, equipped with 32kB instruction and 32kB data L1 cache, and 128kB~1024kB configurable L2 cache, operating at 1.0GHz, and full feature MMU function performs OS related tasks. At the heart of the CPU core is XBurst®-2 processor engine. XBurst®-2 is an industry leading microprocessor core which delivers superior high performance and best-in-class low power consumption. A hardware floating-point unit which compatible with IEEE754 2008 and MIPS32 ISA R5 plus MIPS SIMD instruction set architecture:512bit MSA also included.

The VPU (Video Processing Unit) core is a video encoder engine designed to process video streams using the HEVC(ISO/IEC 23008-2 High Efficiency Video Coding) and AVC(ISO/IEC 14496-10 Advanced Video Coding) standards. It also supports still picture encoding using the JPEG standard(ITU T.81). Together with the on chip video accelerating engine and post image processing unit, T40N delivers high video performance. The maximum resolution of 4096x4096 in the format of AVC are supported in encoding. Up to 40Mbit/s for H.264, 20Mbit/s for H.265, 1080P@60fps.

The ISP (Image signal processor) core supports excellent image process with the image from up to 3 sensors. Supports DVP, MIPI and TOF sensors. With the functions, such as 3A, 2D and 3D denoise, WDR/HDR, lens shading and so on. It can supply maximum resolution 3840x2160 resolution image for view or encoding to store or transfer.

For more quickly and easily to use T40N, DDR2 KGD is integrated on chip.

On-chip modules such as audio CODEC, multi-channel SAR\_ADC controller and camera interface offer designers a economical suite of peripherals for video application. WLAN, Bluetooth and expansion options are supported through high-speed SPI and eMMC/SD/SDIO host controllers. Other peripherals such as USB OTG, MAC, UART and SPI as well as general system resources provide enough computing and connectivity capability for many applications.



#### 1.1 Block Diagram



Figure 1-1 T40N Diagram

#### 1.2 Features

#### 1.2.1 CPU

- XBurst®2 up to 1.0GHz, Dual Core, Dual-issue, high performance and low power implementation of MIPS32 ISA R5
- MIPS32 ISA R5 plus Ingenic SIMD512 ISA
- Dual-issue, super-scalar, super pipeline with Simultaneous Multi-Threading(SMT)
  - Two hardware threads per physical core
  - Quad instruction fetches per cycle
  - Dual issue instructions per cycle per thread
- 32K L1 D cache + 32K L1 I cache, 128~1024K L2 cache
- High-performance Floating-point Unit and SIMD Engine: FSE
  - 32x512-bit register set, 512-bit loads/stores to/from SIMD unit
  - IEEE-754 2008 compliant



- Programmable Memory Management Unit(MMU)
  - 1st level mini-TLBs(MTLBs)-8x2 entry instruction TLB, 16x2 entry data TLB
  - 2<sup>nd</sup> level TLBs:32x2 entry VTLB, 256x2 entry 4-way set associative FTLB
- The XBurst®2 processor system supports little endian only

#### 1.2.2 MCU

- 500MHz RISC-V co-processor
- 32bit, in-order, 5-stage pipeline core
- 32K L1-cache and 32K L1 D-cache
- RV32IM instruction set architecture

#### 1.2.3 Al Engine

- Built-in neural network accelerator
- Typical Performance: 8TOPS
- Support int16/int8/int4/int2 bit width
- Shared 1MB memory pool
- Magik Al algorithm develop platform available

#### 1.2.4 Al Co-Processing Unit(AIU)

- Color conversion
- Re-size
- Hardware matrix operations

#### 1.2.5 Video Processor Unit(VPU)

- Support H.264/H.265/JPEG combo Encoder
- Real-time H.256/H.264 encoding capabilities:3840x2160@20fps
- Support maximum resolution up to 4096x4096
- JPEG snapshot at 8 megapixels



#### 1.2.6 Image Signal Processor(ISP)

- Support up to 3 sensors
- Support MIPI and DVP interface sensor
- Support maximum resolution 3840x2160
- 3A (Auto Exposure/Auto White Balance/Auto Focus) and able to output the statistical information
- Green equalization
- Black level correction
- Lens Shading Correction
- Lens Distortion Correction
- Dynamic/Static Defect pixel correction
- Demosaic
- 2D/3D Color Correction
- Gamma Correction
- Brightness/Contrast/Saturation/Hue Adjustment
- Adaptive Dynamic Range Compression
- Defog, WDR
- Adaptive Local Contrast Enhancement
- Sharpen
- 2D/3D Denoise
- Chroma Noise Reduction
- 3 Independent Image Scale Up/Down Engine
- Crop, Mirror and Flip

#### 1.2.7 Display Process Controller(DPU)

- MIPI-DSI four lane interface
  - Display size up to 1920x1080@60Hz



- SLCD controller
  - Display size up to 640x480@60Hz,24BPP
  - Support different size of display panel
- RGB controller
  - Display size up to 1280x720@60Hz,24BPP
  - Supports input format, ARGB8888, ARGB1555, RGB888, RGB565, RGB555, YUV422,
     YUV420
  - Support 4 modes parallel interface, 24-bit, 18-bit, 16-bit and 8-bit(third times)
  - Support frame buffer crop and dither

#### 1.2.8 Video Input and Output

- Video Input
  - Support 8/10/12 bit RGB Bayer input
  - Support DVP, BT1120(serial model)/BT656/BT601
  - Support MIPI CSI (lane up to 1.5Gbps, and support one 4-Lane or two 2-Lane sensor)
  - Support maximum:3840x2160@20fps
  - Support up to 3 sensor inputs (DVP/BT, two CSI 2lane)
- Video output
  - Support BT656 serial/parallel mode
  - Support BT1120 serial/parallel mode
  - Support MIPI DSI 4lane

#### 1.2.9 Audio System

- Integrated Audio Codec
  - 24 bits DAC with 93dB SNR
  - 24 bits ADC with 92dB SNR
  - Support signal-ended and differential microphone input and line input



- Automatic Level Control (ALC) for smooth audio recording
- Pure logic process: no need for mixed signal layers and less mask cost
- Programmable input and output analog gains
- Digital interpolation and decimation filter integrated
- Sampling rate 8K/12K/16K/24K/32/44.1K/48K/96K

#### Digital MIC controller

- 16 bits data interface and 20bit precision internal controller
- SNR:90dB, THD:-90dB @ FS -20dB
- Linear high pass filter include. Attenuation: -2.9dB@100Hz, -22dB@27Hz, -36dB@10Hz
- Low power voice trigger when waiting to start talking
- 1/2/3/4 channel digital MIC support
- Support voice data pre-fetch when trigger enable and the data interface disable, but do not increase the power dissipation
- Sample frequency supported: 8K, 16K
- Support low power mode, user for decrease DMIC sensor and DMIC controller power dissipation

#### Standard Audio I2S Interface

- 16,20 and 24 bit audio sample data sizes supported, 16 bits packed sample data is supported
- DMA transfer mode supported
- Stop serial clock supported
- Support mono PCM data to stereo PCM data expansion on audio play back
- Support endian switch on 16-bits normal audio samples play back
- Internal programmable or internal serial clock and optional system clock supported for I2S or MSB-Justified format
- Two FIFOs for transmit and receive respectively
- Support different sample rate for transmit and receive
- Support echo cancellation function in the condition of the same sample rate in transmit



#### and receive

#### 1.2.10 Memory Interface

Integrated 1G bit DDR2 on chip

#### 1.2.11 System Functions

- Clock generation and power management
  - On-chip 12/24/48MHZ oscillator circuit
  - One four-chip phase-locked loops (PLL) with programmable multiplier
  - CCLK, HHCLK, H2CLK, PCLK, H0CLK, DDR\_CLK, VPU\_CLK frequency can be changed separately for software by setting registers
  - SSI clock supports 50M clock
  - MSC clock supports 100M clock
  - Functional-unit clock gating
  - Shut down power supply for CPU, ISP, VPU, IPU
- Timer and counter unit with PWM output and/or input edge counter
  - Provide eight separate channels, six of them have input signal transition edge counter
  - 16-bit A counter and 16-bit B counter with auto-reload function every channel
  - Support interrupt generation when the A counter underflow
  - Three clock sources: RTCLK (real time clock), EXCLK (external clock input), PCLK (APB Bus clock) selected with 1, 4, 16, 64, 256 and 1024 clock dividing selected
  - Every channel has PWM output
- OS timer controller
  - 64-bit counter and 32-bit compare register
  - Support interrupt generation when the counter matches the compare register
  - Two clock sources: RTCLK (real time clock), HCLK (system bus clock) selected with 1, 4,
     16, 64, 256 and 1024 clock dividing selected
- Interrupt controller



- Total 64 interrupt sources
- Each interrupt source can be independently enabled
- Priority mechanism to indicate highest priority interrupt
- All the registers are accessed by CPU
- Unmasked interrupts can wake up the chip in sleep mode
- Another set of source, mask and pending registers to serve for PDMA
- Watchdog timer
  - Generates WDT reset
  - A 16-bit Data register and a 16-bit counter
  - Counter clock uses the input clock selected by software
- PCLK, EXTAL and RTCLK can be used as the clock for counter
- The division ratio of the clock can be set to 1, 4, 16, 64, 256 and 1024 by software
- Direct memory access controllers
  - Support up to 32 independent DMA channels
  - Descriptor or No-Descriptor Transfer mode compatible with previous ingenic SoC
  - Transfer data units: 1-byte, 2-byte, 4-byte, 16-byte, 32-byte, 64-byte, 128-byte
  - Transfer number of data unit: 1 ~ 2<sup>24</sup> 1
  - Independent source and destination port width: 8-bit, 16-bit, 32-bit
  - Fixed three priorities of channel groups: 0~3, highest; 4~11: mid; 12~31: lowest
  - An extra INTC IRQ can be bound to one programmable DMA channel
- SAR A/D Interface
  - 4 single-ended input channels and 4 Standard I/O cell multiplexed
  - 12-bit resolution, up to 2MS/s sampling rate
  - DNL<1LSB,INL<2LSB
  - Max Frequency: 24MHz
  - Current consumption:2.5mA@2MS/s
- OTP Slave Interface



- Total 2048 bits, and used as 1024 bits for safe
- Power On Reset(POR)
  - Provides reliable reset function for general applications
  - Monitor 1.8V supply for IO and 0.9V for core
  - Typical 1.35V threshold for 1.8V supply
  - Typical 0.6V threshold for 0.9V supply

#### 1.2.12 Peripherals

- General-Purpose I/O ports
  - Input/output/function port configurable
  - Low/high, rising/falling edge triggering. Every interrupt source can be masked independent
  - four interrupts, each interrupt corresponds to the group, to INTC
- Four I2C Controller(SMB0, SMB1, SMB2, SMB3)
  - Two-wire I2C serial interface consists of a serial data line (SDA) and a serial clock (SCL)
  - Three speeds mode
    - Standard mode (100 Kb/s)
    - Fast mode (400 Kb/s)
    - ➤ High speed mode(3.4Mb/s)
  - Programmable SCL generator
  - Master or slave I2C operation
  - 7-bit addressing/10-bit addressing
  - The number of devices that you can connect to the same I2C-bus is limited only by the maximum bus capacitance of 400pF
- One High Speed Synchronous serial interfaces (SFC)



- 3 protocols support: National's Micro-wire, Tl's SSP, and Motorola's SPI
- transmit-only or receive-only operation
- MSB first for command and data transfer, and LSB first for address transfer
- 64 entries x 32 bits wide data FIFO
- one device select
- Configurable sampling point for reception
- Configurable timing parameters: tslch, tchsh and tshsl
- Configurable flash address wide are supported
- transfer formats: Standard SPI only
- two data transfer mode: slave mode and DMA mode
- Configurable 6 phases for software flow
- Normal Speed Synchronous serial interfaces (SSI0, SSI1)
  - 3 protocols support: National's Micro-wire, TI's SSP, and Motorola's SPI
  - Full-duplex or transmit-only or receive-only operation
  - Programmable transfer order: MSB first or LSB first
  - 128 entries deep x 32 bits wide transmit and receive data FIFOs
  - Configurable normal transfer mode or Interval transfer mode
  - Programmable clock phase and polarity for Motorola's SSI format
  - Back-to-back character transmission/reception mode
  - Loop back mode for testing
- Four UARTs (UART0, UART1, UART2, UART3)
  - Full-duplex operation
  - 5-, 6-, 7- or 8-bit characters with optional no parity or even or odd parity and with 1, 1½,
     or 2 stop bits
  - 64x8 bit transmit FIFO and 64x11bit receive FIFO



- Independently controlled transmit, receive (data ready or timeout), line status interrupts
- Internal diagnostic capability Loopback control and break, parity, overrun and framingerror is provided
- Separate DMA requests for transmit and receive data services in FIFO mode
- Supports modem flow control by software or hardware
- Slow infrared asynchronous interface that conforms to IrDA specification
- Two MMC/SD/SDIO controllers (MSC0, MSC1)
  - All support eMMC 5.1(command queuing Engine)
  - Support SD Specification 3.0
  - Support SD I/O Specification 1.0 with 1 command channel and 4 data channels
  - Consumer Electronics Advanced Transport Architecture (CE-ATA version 1.1)
  - Maximum data rate is 104MBps
  - Both support MMC data width 1bit, 4bit
  - Single or multi block access to the card including erase operation
  - The maximum block length is 4096bytes

#### USB 2.0 OTG interface

- Complies with the USB 2.0 standard for high-speed (480 Mbps) functions and with the On-The-Go supplement to the USB 2.0 specification
- Operates either as the function controller of a high- /full-speed USB peripheral or as the host/peripheral in point-to-point or multi-point communications with other USB functions
- Supports Session Request Protocol (SRP) and Host Negotiation Protocol (HNP)
- UTMI+ Level 3 Transceiver Interface
- Soft connect/disconnect
- 16 Endpoints
- Dedicate FIFO



- Supports control, interrupt, ISO and bulk transfer
- Ethernet Media Access controller
  - 10/100 Mbps operation
  - Supports MII and RMII PHY interfaces
  - Support IEEE 1588-2002
- Digital True Random Number Generator(DTRNG)
  - Pure digital logic circuits
  - True random number
  - Interrupt mode and no interrupt mode

#### **1.2.13 Bootrom**

22kB Boot ROM memory

#### 1.3 Characteristic

| Item                 | Characteristic                             |
|----------------------|--------------------------------------------|
| Process Technology   | 22nm CMOS low power                        |
| Power supply voltage | General purpose I/O: 1.8~3.3V              |
|                      | DDR I/O: 1.8V(DDR2) ± 0.1V                 |
|                      | EFUSE programming: 1.8V ± 10%              |
|                      | Analog power supply 1: 1.8V ± 10%          |
|                      | Analog power supply 2: 3.3V ± 10%          |
|                      | Core: 0.9V ± 0.1V                          |
| Package              | BGA356, 14mm x 14mm x 1.22mm, 0.65mm pitch |
| Operating frequency  | 1.0GHz                                     |



# 2 Packaging and Pinout Information

#### 2.1 Overview

T40N processor is offered in BGA356, show in Figure 2-1. The T40N pin to ball assignment is show in Figure 2-2. The detailed pin description is listed in Table 2-1~Table 2-12.

#### 2.2 Solder Process

T40N package is lead-free. It's reflow profile follows the IPC/JEDEC lead-free reflow profile as contained in <u>J-STD-020C</u>.

## 2.3 Moisture Sensitivity Level

T40N package moisture sensitivity is level 3.

#### 2.4 T40N Package





Figure 2-1 T40N package outline drawing

|   | T40N Ball Assignment Ver1.5          |                                       |                                       |                                |                                |                                   |                                      |                                     |                                                  |                                 |   |  |  |
|---|--------------------------------------|---------------------------------------|---------------------------------------|--------------------------------|--------------------------------|-----------------------------------|--------------------------------------|-------------------------------------|--------------------------------------------------|---------------------------------|---|--|--|
| Н |                                      |                                       |                                       |                                |                                | 22mm, 0.65pitch                   | h. top view                          |                                     |                                                  |                                 |   |  |  |
| 1 | 1                                    | 2                                     | 3                                     |                                |                                |                                   |                                      | 8                                   | 9                                                | 10                              | П |  |  |
| А | EFUSE_AVDD                           | CIM1_MCLK_P<br>C30                    | MSC1_D2_SSI<br>1_GPC_PC12             |                                | MSC1_D1_SSI<br>1_DR_PC11       |                                   | UART2_TXD_I<br>2S_DAC_LRC<br>K_PC18  |                                     | UARTO_TXD_<br>SMB2_SDA_P<br>C14                  |                                 | A |  |  |
| В | PPRST_                               | PWM1_PC28                             | CIM2_MCLK_P<br>C29                    | MSC1_CMD_S<br>SI1_CE0_PC0<br>9 | MSC1_D0_SSI<br>1_DT_PC10       | SSI_SLV_CE0<br>_I2S_SDTO_P<br>C21 | SSI_SLV_DR_I<br>2S_ADC_LRC<br>K_PC23 | UART2_RTS_<br>PWM0_PC27             | UARTO_CTS_I<br>2S_DAC_MCL<br>K_SMBO_SDA<br>_PC16 | UART2_CTS_<br>DMC_DAT1_P<br>C26 | В |  |  |
| С | POR_CTL                              | RST_OUT                               | CIM0_MCLK_P<br>C31                    | MSC1_D3_SSI<br>1_CE1_PC13      | MSC1_CLK_S<br>SI1_CLK_PC0<br>8 | SSI_SLV_CLK<br>_I2S_SDTI_PC<br>20 | SSI_SLV_DT_I<br>2S_ADC_BCL<br>K_PC22 | UART2_RXD_I<br>2S_DAC_BCL<br>K_PC19 | UARTO_RTS_I<br>2S_ADC_MCL<br>K_SMBO_SCK<br>_PC17 | UARTO_RXD_<br>SMB2_SCK_P<br>C15 | С |  |  |
| D |                                      | VDDIO                                 | TEST_TE                               |                                |                                |                                   |                                      |                                     |                                                  |                                 | D |  |  |
| E | PLL_VDD                              | PLL_AVDD                              | PLL_AVSS                              |                                |                                | VSS                               | VSS                                  | VSS                                 | VSS                                              | VSS                             | E |  |  |
| F |                                      | EXCLK_XI                              | EXCLK_XO                              |                                | DDRVDD                         | DDRVDD                            | DDRVDD                               | DDRVDD                              | DDRVDD                                           | DDRVDD                          | F |  |  |
| G | DVP_BT_PCL<br>K_DMC_DAT1<br>_PA14    |                                       | DVP_HSYNC_<br>BT_D12_PA15             |                                | VDDMEM                         | VDDMEM                            | VDDMEM                               | VDDMEM                              | VDDMEM                                           | VDDMEM                          | G |  |  |
| H |                                      | SA2_DVP_BT<br>_D10_UART0_<br>TXD_PA10 | CS1_DVP_BT<br>_D11_UART0_<br>RXD_PA11 |                                | VSS                            | VSS                               | VSS                                  | VSS                                 | VSS                                              | VSS                             | Н |  |  |
| J | SD7_DVP_BT<br>_D7_UART2_R<br>XD_PA07 | _D8_UART0_C<br>TS_PA08                | _D9_UART0_R<br>TS_PA09                |                                | VDD                            | VDD                               | VDD                                  | VDD                                 | VDD                                              | VDD                             | J |  |  |
|   | 1                                    | 2                                     | 3                                     | 4                              | 5                              | 6                                 | 7                                    | 8                                   | 9                                                | 10                              |   |  |  |

Figure 2-2 T40N pin to ball assignment(Part 1)

|   | T40N Ball Assignment Ver1.5 |                        |                    |                        |                                      |                                      |                                      |                    |                                       |                                                   |                                         |   |
|---|-----------------------------|------------------------|--------------------|------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------|---------------------------------------|---------------------------------------------------|-----------------------------------------|---|
|   |                             |                        |                    |                        |                                      | X 14mm X 1.22m                       |                                      |                    |                                       |                                                   |                                         | _ |
|   | DMC_CLK_PC                  | 12                     | TRST               | 14                     | UART3_RTS_<br>TDO_PWM7_P<br>D23      | 16                                   | UARTO_RXD_<br>SSIO_DT_PW<br>M0_PC02  | 18                 | 19<br>PWM3_PB31                       | SMB3_SDA_U<br>ART2_TXD_S<br>SI1_GPC_PB2<br>8      | DRV_VBUS_U<br>ART2_CTS_S<br>SI1_DR_PB27 |   |
| В | DMIC_DAT0_P<br>C25          | SMB1_SDA_P<br>WM0_PD26 | BOOT_SEL0_<br>PC00 | UART3_TXD_<br>TCK_PD24 | UART3_CTS_<br>TDI_PWM6_P<br>D22      | UART3_TXD_<br>SSI0_CE1_PW<br>M4_PC06 | UARTO_CTS_<br>SSIO_DR_PW<br>M1_PC03  | UART1_RXD_<br>PB24 |                                       | SMB2_SCK_P<br>WM5_SSI1_CL<br>K_PB26               |                                         | В |
| С | DDRPLL_VCC<br>A             | SMB1_SCK_P<br>WM1_PD27 | BOOT_SEL1_<br>PC01 | UART3_RXD_<br>TMS_PD25 | UART3_RXD_<br>SSI0_GPC_P<br>WM5_PC07 | UARTO_TXD_<br>SSIO_CEO_PW<br>M3_PC05 | UARTO_RTS_<br>SSIO_CLK_PW<br>M2_PC04 | UART1_TXD_<br>PB23 | ART2_RXD_S                            | RGB_PCLK_B<br>T656_1120_P<br>CLK_SLCD_W<br>R_PD08 | RGB_HSYNC_<br>PD17                      | С |
| D | DDRPLL_AVS<br>S             |                        |                    |                        |                                      |                                      |                                      |                    | RGB_VSYNC_<br>SSI_SLV_DT_<br>PD20     | RGB_DE_SSI_<br>SLV_DR_PD21                        |                                         | D |
| E | VSS                         | vss                    | VSS                | vss                    | VSS                                  | VSS                                  | VREF                                 |                    |                                       | RGB_D16_SSI<br>_SLV_CLK_PD<br>18                  |                                         | E |
| F | DDRVDD                      | DDRVDD                 | DDRVDD             | DDRVDD                 | DDRVDD                               | DDRVDD                               | NC                                   |                    | RGB_D14_BT1<br>120_D14_PD1<br>5       | RGB_D13_BT1<br>120_D13_PD1<br>4                   |                                         | F |
| G | VDDMEM                      | VDDMEM                 | VDDMEM             | VDDMEM                 | VDDMEM                               | VDDMEM                               | VDDMEM                               |                    |                                       | RGB_D11_BT1<br>120_D11_SLC<br>D_RDY_PD12          |                                         |   |
| Н | VSS                         | VSS                    | VSS                | VSS                    | VSS                                  | VSS                                  | VSS                                  |                    | RGB_D9_BT11<br>20_D9_SLCD_<br>CS_PD10 | RGB_D8_BT11<br>20_D8_SLCD_<br>TE_PD09             |                                         | Н |
| J | VDD                         | VDD                    | VDD                | VDD                    | VDD                                  | VDD                                  | VDD                                  |                    |                                       |                                                   | 6_1120_D5_SL<br>CD_D5_PD05              |   |
|   | 11                          | 12                     | 13                 | 14                     | 15                                   | 16                                   | 17                                   | 18                 | 19                                    | 20                                                | 21                                      | Γ |

Figure 2-3 T40N pin to ball assignment(Part 2)



|       | T40N Ball Assignment Ver1.5 BGA356, 14mm X 1.22mm, 0.65pitch, top view |                                       |                                       |             |                      |                      |                                 |                                 |                                   |                    |          |  |
|-------|------------------------------------------------------------------------|---------------------------------------|---------------------------------------|-------------|----------------------|----------------------|---------------------------------|---------------------------------|-----------------------------------|--------------------|----------|--|
| 0     | 1                                                                      | 2                                     | 3                                     |             | nm X 14mm X 1.:<br>5 | 22mm, 0.65pitch<br>6 |                                 | 8                               | 9                                 | 10                 | $\vdash$ |  |
| K     |                                                                        | SD5_DVP_BT<br>_D5_UART2_R<br>TS_PA05  | SD6_DVP_BT                            | -           | VDD                  | VDD                  | VDD                             | VDD                             | VDD                               | VDD                | К        |  |
| L     | SD4_DVP_BT<br>_D4_UART2_C<br>TS_PA04                                   | SD3_DVP_BT<br>_D3_UART3_R<br>XD_PA03  | SD2_DVP_BT<br>_D2_UART3_T<br>_XD_PA02 | VDDIO33_DVP | VDD                  | VDD                  | VSS                             | VSS                             | VSS                               | VSS                | L        |  |
| М     |                                                                        | SD1_DVP_BT<br>_D1_UART3_R<br>_TS_PA01 | SD0_DVP_BT<br>_D0_UART3_C<br>_TS_PA00 |             | VDD                  | VDD                  | vss                             | vss                             | vss                               | VSS                | м        |  |
| N     | RD_SMB0_SC<br>K_DMIC_DAT0<br>_PA13                                     | CS2_SMB0_S<br>DA_DMIC_CLK<br>_PA12    | VDDIO18_DVP                           |             | VDD                  | VDD                  | vss                             | VSS                             | vss                               | VSS                | N        |  |
| Р     |                                                                        | RX_DATAN0                             | RX_DATAP0                             |             | VDD                  | VDD                  | vss                             | vss                             | VSS                               | vss                | Р        |  |
| R     | CSI_VCC18                                                              | RX_DATAN1                             | RX_DATAP1                             |             | VDD                  | VDD                  | VSS                             | VSS                             | VSS                               | VSS                | R        |  |
| т     |                                                                        | RX_CLKN                               | RX_CLKP                               |             | VSS                  | VSS                  | VSS                             | VSS                             | VDD                               | VDD                | т        |  |
| U     | CSI_VSSA                                                               | RX_CLKN1                              | RX_CLKP1                              |             | VSS                  | VSS                  | VSS                             | VSS                             | VDD                               | VDD                | U        |  |
| V     |                                                                        | RX_DATAN2                             | RX_DATAP2                             |             |                      |                      |                                 |                                 |                                   |                    | v        |  |
| W     | RX_DATAN3                                                              | RX_DATAP3                             | SADC_AUX0                             | SADC_AGND   | USB0PP               | USB_VSSA             | USB_AVD18                       | SMB1_SCK_U<br>ART1_RXD_P<br>A18 | D_EFSYNC1_<br>PA20                | SFC_CE0_PA2<br>8   | w        |  |
| Y     | CSI_VCC09                                                              | SADC_AUX2                             | SADC_AVDD                             | USB0PN      | USB_AVD33            | USBOID               | USB_AVD09                       | D_EFSYNC0_<br>PA19              | BT_D14_SMB3<br>_SDA_PA21          | SFC_D1_DR_P<br>A24 |          |  |
| AA    | SADC_AUX1                                                              | SADC_AUX3                             | SADC_VREFP                            |             | VBUS                 |                      | SMB1_SDA_U<br>ART1_TXD_P<br>A17 |                                 | WAIT_BT_D15<br>_SMB3_SCK_<br>PA22 |                    | AA       |  |
| , ,,, | 1                                                                      | 2                                     | 3                                     | 4           | 5                    | 6                    | 7                               | 8                               | 9                                 | 10                 | , ,,,,   |  |

Figure 2-4 T40N pin to ball assignment(Part 3)



|    |                      |                  |                   |                           |                                | N Ball Assignme           |                                     |                                           |                                     |                      |                                           |               |
|----|----------------------|------------------|-------------------|---------------------------|--------------------------------|---------------------------|-------------------------------------|-------------------------------------------|-------------------------------------|----------------------|-------------------------------------------|---------------|
|    | 11                   | 12               | 13                | 14                        | 3GA356, 14mm ><br>15           | ( 14mm X 1.22m<br>16      |                                     |                                           | 19                                  | 20                   | 21                                        | $\overline{}$ |
| K  | VDD                  | VDD              | VDD               | VDD                       | VDD                            | VDD                       | VDD                                 | 10                                        |                                     | RGB_D3_BT65          | 21                                        | K             |
| L  | VSS                  | VSS              | VSS               | VSS                       | VSS                            | VDD                       |                                     | RGB_D0_BT65<br>6_1120_D0_SL<br>CD_D0_PD00 | CODEC_AVSS                          | 6_1120_D1_SL         | RGB_D2_BT65<br>6_1120_D2_SL<br>CD_D2_PD02 | L             |
| М  | VSS                  | VSS              | VSS               | VSS                       | VSS                            | VDD                       | VDD                                 |                                           | CODEC_AVDD                          | HPOUTL               |                                           | м             |
| N  | vss                  | vss              | vss               | vss                       | vss                            | VDD                       | VDD                                 |                                           | MCNR                                | MCPR                 | VCM                                       | N             |
| Р  | vss                  | vss              | vss               | vss                       | vss                            | VDD                       | VDD                                 |                                           | MCNL                                | MCPL                 |                                           | Р             |
| R  | VSS                  | VSS              | VSS               | VSS                       | VSS                            | VDD                       | VDDIO18                             |                                           | DSI_VCCA09                          | DSI_VSSA             | MCBIAS                                    | R             |
| т  | VDD                  | VDD              | VDD               | VDD                       | VDD                            | VDD                       | VDDIO18                             |                                           | TX_DATAN3                           | TX_DATAP3            |                                           | Т             |
| U  | VDD                  | VDD              | VDD               | VDD                       | VDD                            | VDDIO33                   | VDDIO33                             |                                           | TX_CLKP                             | TX_DATAN2            | TX_DATAP2                                 | U             |
| V  | SFC_D3_HOLD<br>_PA26 |                  |                   |                           |                                |                           |                                     |                                           | DSI_VCCA18                          | TX_CLKN              |                                           | V             |
| w  | SFC_D2_WP_<br>PA25   | MSC0_D0_PB0<br>0 | MSC0_D3_PB0<br>3  | MSC1_D1_SM<br>B3_SDA_PB20 | MSC1_CMD_S<br>MB1_SCK_PB<br>18 | MSC1_D2_SM<br>B3_SCK_PB21 | GMAC_RXDV_I<br>2S_ADC_MCL<br>K_PB09 | GMAC_RXD1_I<br>2S_SDTO_PB<br>16           | GMAC_TXD1_I<br>2S_ADC_LRC<br>K_PB14 | TX_DATAN1            | TX_DATAP1                                 | w             |
| Υ  | SFC_D0_DT_P<br>A23   | MSC0_D1_PB0<br>1 | MSC0_CMD_P<br>B05 | MSC0_D2_PB0<br>2          | MSC1_CLK_S<br>MB1_SDA_PB<br>17 | MSC1_D3_PB2<br>2          | GMAC_MDCK_I<br>2S_DAC_BCL<br>K_PB10 | GMAC_RXD0_I<br>2S_SDTI_PB1<br>5           | GMAC_PHY_C<br>LK_PWM7_PB<br>07      | TX_DATAN0            | TX_DATAP0                                 | Υ             |
| AA | SFC_CLK_PA2<br>7     |                  | MSC0_CLK_P<br>B04 |                           | MSC1_D0_PB1<br>9               |                           | GMAC_MDIO_I<br>2S_DAC_LRC<br>K_PB11 |                                           | GMAC_TXCLK<br>_PWM6_PB06            | 2S_ADC_BCL<br>K_PB13 | К_РВ08                                    | AA            |
|    | 11                   | 12               | 13                | 14                        | 15                             | 16                        | 17                                  | 18                                        | 19                                  | 20                   | 21                                        |               |

Figure 2-5 T40N pin to ball assignment(Part 4)



# 2.5 Pin Description

# 2.5.1 Static Memory/DVP/I2Cx/UARTx/DMIC

Table 2-1 Static Memory/DVP/I2Cx/UARTx/DMIC Pins(23)

| Pin Names | Ю | Loc  | IO Char. | Pin Description                   | Power         |  |  |
|-----------|---|------|----------|-----------------------------------|---------------|--|--|
| SD0       | Ю |      |          | SD0: Static memory data bus bit 0 |               |  |  |
| DVP_BT_D0 | I | M3   | 6mA      | DVP_BT_D0: DVP or BT data bit 0   | VDDIO2249 DVD |  |  |
| UART3_CTS | I | IVI3 | Hi-Z-rst | UART3_CTS: UART 3 clear-to-send   | VDDIO3318_DVP |  |  |
| PA00      | Ю |      |          | PA00: GPIO group A bit 00         |               |  |  |
| SD1       | Ю |      |          | SD1: Static memory data bus bit 1 |               |  |  |
| DVP_BT_D1 | ı | NAO  | 6mA      | DVP_BT_D1: DVP or BT data bit 1   | VDD102240 DVD |  |  |
| UART3_RTS | 0 | M2   | Hi-Z-rst | UART3_RTS: UART 3 request-to-send | VDDIO3318_DVP |  |  |
| PA01      | Ю |      |          | PA01: GPIO group A bit 01         |               |  |  |
| SD2       | Ю |      |          | SD2: Static memory data bus bit 2 |               |  |  |
| DVP_BT_D2 | I | L3   | 6mA      | DVP_BT_D2: DVP or BT data bit 2   | VDDIO3318 DVP |  |  |
| UART3_TXD | 0 | LS   | Hi-Z-rst | UART3_TXD: UART 3 transmit data   | VDDIO3316_DVP |  |  |
| PA02      | Ю |      |          | PA02: GPIO group A bit 02         |               |  |  |
| SD3       | Ю |      |          | SD3: Static memory data bus bit 3 |               |  |  |
| DVP_BT_D3 | I | L2   | 6mA      | DVP_BT_D3: DVP or BT data bit 3   | VDD102240 DVD |  |  |
| UART3_RXD | I | L2   | Hi-Z-rst | UART3_RXD: UART 3 receive data    | VDDIO3318_DVP |  |  |
| PA03      | Ю |      |          | PA03: GPIO group A bit 03         |               |  |  |
| SD4       | Ю |      |          | SD4: Static memory data bus bit 4 |               |  |  |
| DVP_BT_D4 | I | 1.4  | 6mA      | DVP_BT_D4: DVP or BT data bit 4   | VDDIO2349 DVD |  |  |
| UART2_CTS | I | L1   | Hi-Z-rst | UART2_CTS: UART 2 clear-to-send   | VDDIO3318_DVP |  |  |
| PA04      | Ю |      |          | PA04: GPIO group A bit 04         |               |  |  |



| Pin Names | Ю | Loc | IO Char. | Pin Description                      | Power         |
|-----------|---|-----|----------|--------------------------------------|---------------|
| SD5       | Ю |     |          | SD5: Static memory data bus bit 5    |               |
| DVP_BT_D5 | I | K2  | 6mA      | DVP_BT_D5: DVP or BT data bit 5      | VDDIQ2249 DVD |
| UART2_RTS | 0 | NZ  | Hi-Z-rst | UART2_RTS: UART 2 request-to-send    | VDDIO3318_DVP |
| PA05      | Ю |     |          | PA05: GPIO group A bit 05            |               |
| SD6       | Ю |     |          | SD6: Static memory data bus bit 6    |               |
| DVP_BT_D6 | I | K3  | 6mA      | DVP_BT_D6: DVP or BT data bit 6      | VDDIO2218 DVD |
| UART2_TXD | 0 | N3  | Hi-Z-rst | UART2_TXD: UART 2 transmit data      | VDDIO3318_DVP |
| PA06      | Ю |     |          | PA06: GPIO group A bit 06            |               |
| SD7       | Ю |     |          | SD7: Static memory data bus bit 7    |               |
| DVP_BT_D7 | ı | 14  | 6mA      | DVP_BT_D7: DVP or BT data bit 7      | VDDIQ2240 DVD |
| UART2_RXD | ı | J1  | Hi-Z-rst | UART2_RXD: UART 2 receive data       | VDDIO3318_DVP |
| PA07      | Ю |     |          | PA07: GPIO group A bit 07            |               |
| SA0       | 0 |     |          | SA0: Static memory address bus bit 0 |               |
| DVP_BT_D8 | ı | 10  | 6mA      | DVP_BT_D8: DVP or BT data bit 8      | VDD103340 DVD |
| UART0_CTS | ı | J2  | Hi-Z-rst | UART0_CTS: UART 0 clear-to-send      | VDDIO3318_DVP |
| PA08      | Ю |     |          | PA08: GPIO group A bit 08            |               |
| SA1       | 0 |     |          | SA1: Static memory address bus bit 1 |               |
| DVP_BT_D9 | I | 10  | 6mA      | DVP_BT_D9: DVP or BT data bit 9      | VDDIO2240 DVD |
| UART0_RTS | 0 | J3  | Hi-Z-rst | UART0_RTS: UART 0 request-to-send    | VDDIO3318_DVP |
| PA09      | Ю |     |          | PA09: GPIO group A bit 09            |               |



| Pin Names  | Ю | Loc | IO Char.        | Pin Description                           | Power         |
|------------|---|-----|-----------------|-------------------------------------------|---------------|
| SA2        | 0 |     |                 | SA2: Static memory address bus bit 2      |               |
| DVP_BT_D10 | 1 |     | 6mA             | DVP_BT_D10: DVP or BT data bit 10         | VDD102240 DVD |
| UART0_TXD  | 0 | H2  | Hi-Z-rst        | UART0_TXD: UART 0 transmit data           | VDDIO3318_DVP |
| PA10       | Ю |     |                 | PA10: GPIO group A bit 10                 |               |
| CS1_       | 0 |     |                 | CS1_: Static memory chip 1 select         |               |
| DVP_BT_D11 | 1 | 112 | 6mA             | DVP_BT_D11: DVP or BT data bit 11         | VDD102240 DVD |
| UART0_RXD  | 1 | H3  | Hi-Z-rst        | UART0_RXD: UART 0 receive data            | VDDIO3318_DVP |
| PA11       | Ю |     |                 | PA11: GPIO group A bit 11                 |               |
| CS2_       | 0 |     |                 | CS2_: Static memory chip 2 select         |               |
| SMB0_SDA   | Ю |     | C A             | SMB0_SDA: I2C 0 serial data               |               |
| DMIC_CLK   | 0 | N2  | 6mA<br>Hi-Z-rst | DMIC_CLK: Digital microphone Clock output | VDDIO3318_DVP |
| PA12       | Ю |     |                 | PA12: GPIO group A bit 12                 |               |
| RD_        | 0 |     |                 | RD_: Static memory read signal            |               |
| SMB0_SCK   | 0 | N1  | 6mA             | SMB0_SCK: I2C 0 serial clock              | VDDIO2218 DVD |
| DMIC_DAT0  | I | INI | Hi-Z-rst        | DMIC_DAT0: Digital microphone data bit 0  | VDDIO3318_DVP |
| PA13       | Ю |     |                 | PA13: GPIO group A bit 13                 |               |
| DVP_BT_PCL | 0 |     |                 | DVP_BT_PCLK: camera sensor pixel clock    |               |
| K          |   | G1  | 6mA             | input for DVP or BT model                 | VDDIO3318 DVP |
| DMIC_DAT1  | I | Gi  | Hi-Z-rst        | DMIC_DAT1: Digital microphone data bit 1  | VDDIO3310_DVF |
| PA14       | Ю |     |                 | PA14: GPIO group A bit 14                 |               |
| DVP_HSYNC_ | I |     | Gn- A           | DVP_HSYNC_BT_D12: DVP horizontal          |               |
| BT_D12     |   | G3  | 6mA             | sync or BT data bit 12                    | VDDIO3318_DVP |
| PA15       | Ю |     | Hi-Z-rst        | PA15: GPIO group A bit 15                 |               |



| Pin Names                           | Ю             | Loc | IO Char.        | Pin Description                                                                                                       | Power         |
|-------------------------------------|---------------|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------|---------------|
| DVP_VSYNC_<br>BT_D13<br>PA16        | 1             | G2  | 6mA<br>Hi-Z-rst | DVP_VSYNC_BT_D13: DVP vertical sync or BT data bit 13 PA16: GPIO group A bit 16                                       | VDDIO3318_DVP |
| SMB1_SDA UART1_TXD PA17             | 10<br>0<br>10 | AA7 | 6mA<br>Hi-Z-rst | SMB1_SDA: I2C 1 serial data  UART1_TXD: UART 1 transmit data  PA17: GPIO group A bit 17                               | VDDIO3318_DVP |
| SMB1_SCK UART1_RXD PA18             | 0<br>I<br>IO  | W8  | 6mA<br>Hi-Z-rst | SMB1_SCK: I2C 1 serial clock  UART1_RXD: UART 1 receive data  PA18: GPIO group A bit 18                               | VDDIO3318_DVP |
| D_EFSYNC0<br>PA19                   | 0             | Y8  | 6mA<br>Hi-Z-rst | D_EFSYNC0: ISP for sensor control bit 0 PA19: GPIO group A bit 19                                                     | VDDIO3318_DVP |
| D_EFSYNC1<br>PA20                   | 0 10          | W9  | 6mA<br>Hi-Z-rst | D_EFSYNC1: ISP for sensor control bit 1 PA20: GPIO group A bit 20                                                     | VDDIO3318_DVP |
| BT_D14 SMB3_SDA PA21                | 1<br>10<br>10 | Y9  | 6mA<br>Hi-Z-rst | BT_D14: BT data bit 14  SMB3_SDA: I2C 3 serial data  PA21: GPIO group A bit 21                                        | VDDIO3318_DVP |
| WAIT_<br>BT_D15<br>SMB3_SCK<br>PA22 | 1<br>0<br>10  | AA9 | 6mA<br>Hi-Z-rst | WAIT_: Static memory/device wait signal BT_D15: BT data bit 15 SMB3_SCK: I2C 3 serial clock PA22: GPIO group A bit 22 | VDDIO318_DVP  |

# 2.5.2 SFC

Table 2-2 SFC Pins(6)



| Pin Names   | Ю | Loc    | IO Char.   | Pin Description                              | Power   |
|-------------|---|--------|------------|----------------------------------------------|---------|
| SFC_D0_DT   | Ю | V/44   | 9mA        | SFC_D0_DT: Serial Flash data                 | VDDIO22 |
| PA23        | Ю | Y11    | Hi-Z-rst   | PA23: GPIO group A bit 23                    | VDDIO33 |
| SFC_D1_DR   | Ю | V40    | 9mA        | SFC_D1_DR: Serial Flash data                 | VDDIO22 |
| PA24        | Ю | Y10    | Hi-Z-rst   | PA24: GPIO group A bit 24                    | VDDIO33 |
| SFC_D2_WP   | Ю | 10/44  | 9mA        | SFC_D2_WP: Serial Flash write protect signal | VDDIO22 |
| PA25        | Ю | W11    | Hi-Z-rst   | PA25: GPIO group A bit 25                    | VDDIO33 |
| SFC_D3_HOLD | Ю | V11    | 9mA        | SFC_D3_HOLD: Serial Flash hold signal        | VDDIO22 |
| PA26        | Ю | VII    | Pullup-rst | PA26: GPIO group A bit 26                    | VDDIO33 |
| SFC_CLK     | 0 | A A 44 | 9mA        | SFC_CLK: Serial Flash clock output           | VDDIO22 |
| PA27        | Ю | AA11   | Hi-Z-rst   | PA27: GPIO group A bit 27                    | VDDIO33 |
| SFC_CE0     | 0 | 14/40  | 9mA        | SFC_CE0: Serial Flash chip enable            | VDDIO22 |
| PA28        | Ю | W10    | Pullup-rst | PA28: GPIO group A bit 28                    | VDDIO33 |

#### 2.5.3 MSCx/GMAC/PWMx/UARTx/I2Cx/SSI1/I2S

#### Table 2-3 MSCx/GMAC/PWMx/UARTx/I2Cx/SSI1/I2S Pins (31)

| Pin Names | Ю | Loc   | IO Char. | Pin Description                    | Power   |
|-----------|---|-------|----------|------------------------------------|---------|
| MSC0_D0   | Ю | W12   | 6mA      | MSC0_D0: MSC (MMC/SD) 0 data bit 0 | VDDIO33 |
| PB00      | Ю | VV 12 | Hi-Z-rst | PB00: GPIO group B bit 00          | VDDIO33 |
| MSC0_D1   | Ю | V40   | 6mA      | MSC0_D1: MSC (MMC/SD) 0 data bit 1 | VDDIO33 |
| PB01      | Ю | Y12   | Hi-Z-rst | PB01: GPIO group B bit 01          | VDDIO33 |
| MSC0_D2   | Ю | V4.4  | 6mA      | MSC0_D2: MSC (MMC/SD) 0 data bit 2 | VDDIO22 |
| PB02      | Ю | Y14   | Hi-Z-rst | PB02: GPIO group B bit 02          | VDDIO33 |



| Pin Names    | Ю | Loc   | IO Char.     | Pin Description                       | Power   |
|--------------|---|-------|--------------|---------------------------------------|---------|
| MSC0_D3      | Ю | W13   | 6mA          | MSC0_D3: MSC (MMC/SD) 0 data bit 3    | VDDIO33 |
| PB03         | Ю | VV 13 | Hi-Z-rst     | PB03: GPIO group B bit 03             | VDDIO33 |
| MSC0_CLK     | 0 | AA13  | 6mA          | MSC0_CLK: MSC (MMC/SD) 0 clock output | VDDIO33 |
| PB04         | Ю | AATS  | Hi-Z-rst     | PB04: GPIO group B bit 04             | VDDIO33 |
| MSC0_CMD     | Ю | V42   | 6mA          | MSC0_CMD: MSC (MMC/SD) 0 command      | VDDIO22 |
| PB05         | Ю | Y13   | Hi-Z-rst     | PB05: GPIO group B bit 05             | VDDIO33 |
| GMAC_TXCLK   | ı |       | 6mA          | GMAC_TXCLK: gmac transmitting clock   |         |
| PWM6         | 0 | AA19  |              | PWM6: PWM channel 6 output            | VDDIO33 |
| PB06         | Ю |       | Pulldown-rst | PB06: GPIO group B bit 06             |         |
| GMAC_PHY_CLK | 0 |       | 6mA          | GMAC_PHY_CLK: gmac phy clock          |         |
| PWM7         | 0 | Y19   |              | PWM7: PWM channel 7 output            | VDDIO33 |
| PB07         | Ю |       | Pulldown-rst | PB07: GPIO group B bit 07             |         |
| GMAC_TXEN    | 0 |       | 6m A         | GMAC_TXEN: gmac transmitting enable   |         |
| I2S_DAC_MCLK | 0 | AA21  | 6mA          | I2S_DAC_MCLK: I2S DAC clock           | VDDIO33 |
| PB08         | Ю |       | Hi-Z-rst     | PB08: GPIO group B bit 08             |         |
| GMAC_RXDV    | ı |       | 6mA          | GMAC_RXDV: gmac receive data valid    |         |
| I2S_ADC_MCLK | 0 | W17   |              | I2S_ADC_MCLK: I2S ADC clock           | VDDIO33 |
| PB09         | Ю |       | Hi-Z-rst     | PB09: GPIO group B bit 09             |         |
| GAMC_MDCK    | 0 |       | C=- A        | GAMC_MDCK: gmac manage data clock     |         |
| I2S_DAC_BCLK | Ю | Y17   | 6mA          | I2S_DAC_BCLK: I2S DAC bit clock       | VDDIO33 |
| PB10         | Ю |       | Hi-Z-rst     | PB10: GPIO group B bit 10             |         |



| Pin Names               | Ю       | Loc  | IO Char.        | Pin Description                                                                      | Power   |
|-------------------------|---------|------|-----------------|--------------------------------------------------------------------------------------|---------|
| GMAC_MDIO  12S_DAC_LRCK | 10<br>0 | AA17 | 6mA<br>Hi-Z-rst | GMAC_MDIO: gmac MDIO which is clocked by MDC  I2S_DAC_LRCK: I2S DAC left/right clock | VDDIO33 |
| PB11                    | Ю       |      |                 | PB11: GPIO group B bit 11                                                            |         |
| GMAC_TXD0               | 0       |      | 6mA             | GMAC_TXD0: gmac transmit data bit 0                                                  |         |
| I2S_ADC_BCLK            | Ю       | AA20 | Hi-Z-rst        | I2S_ADC_BCLK: I2S ADC bit clock                                                      | VDDIO33 |
| PB13                    | Ю       |      |                 | PB13: GPIO group B bit 13                                                            |         |
| GMAC_TXD1               | 0       |      | 6mA             | GMAC_TXD1: gmac transmit data bit 1                                                  |         |
| I2S_ADC_LRCK            | 0       | W19  | Hi-Z-rst        | I2S_ADC_LRCK: I2S ADC left/right clock                                               | VDDIO33 |
| PB14                    | Ю       |      |                 | PB14: GPIO group B bit 14                                                            |         |
| GMAC_RXD0               | I       |      | 6mA             | GMAC_RXD0: gmac receive data bit 0                                                   |         |
| I2S_SDTI                | ı       | Y18  | Hi-Z-rst        | I2S_SDTI: I2S serial data input signal                                               | VDDIO33 |
| PB15                    | Ю       |      |                 | PB15: GPIO group B bit 15                                                            |         |
| GMAC_RXD1               | I       |      | 6mA             | GMAC_RXD1: gmac receive data bit 1                                                   |         |
| I2S_SDTO                | 0       | W18  | Hi-Z-rst        | I2S_SDTO: I2S serial data output signal                                              | VDDIO33 |
| PB16                    | Ю       |      |                 | PB16: GPIO group B bit 16                                                            |         |
| MSC1_CLK                | 0       |      | 6mA             | MSC1_CLK: MSC (MMC/SD) 1 clock output                                                |         |
| SMB1_SDA                | Ю       | Y15  | Hi-Z-rst        | SMB1_SDA: I2C 1 serial data                                                          | VDDIO33 |
| PB17                    | Ю       |      |                 | PB17: GPIO group B bit 17                                                            |         |
| MSC1_CMD                | Ю       |      | 6mA             | MSC1_CMD: MSC (MMC/SD) 1 command                                                     |         |
| SMB1_SCK                | 0       | W15  | Hi-Z-rst        | SMB1_SCK: I2C 1 serial clock                                                         | VDDIO33 |
| PB18                    | Ю       |      | 111 2 100       | PB18: GPIO group B bit 18                                                            |         |



| Pin Names | Ю | Loc  | IO Char.   | Pin Description                    | Power    |
|-----------|---|------|------------|------------------------------------|----------|
| MSC1_D0   | Ю | AA15 | 6mA        | MSC1_D0: MSC (MMC/SD) 1 data bit 0 | VDDIO33  |
| PB19      | Ю | AATS | Hi-Z-rst   | PB19: GPIO group B bit 19          | VDDIO33  |
| MSC1_D1   | Ю |      | 6mA        | MSC1_D1: MSC (MMC/SD) 1 data bit 1 |          |
| SMB3_SDA  | Ю | W14  |            | SMB3_SDA: I2C 3 serial data        | VDDIO33  |
| PB20      | Ю |      | Hi-Z-rst   | PB20: GPIO group B bit 20          |          |
| MSC1_D2   | Ю |      | 6mA        | MSC1_D2: MSC (MMC/SD) 1 data bit 2 |          |
| SMB3_SCK  | 0 | W16  |            | SMB3_SCK: I2C 3 serial clock       | VDDIO33  |
| PB21      | Ю |      | Hi-Z-rst   | PB21: GPIO group B bit 21          |          |
| MSC1_D3   | Ю | Y16  | 6mA        | MSC1_D3: MSC (MMC/SD) 1 data bit 3 | V/DDIO33 |
| PB22      | Ю | Y 10 | Hi-Z-rst   | PB22: GPIO group B bit 22          | VDDIO33  |
| UART1_TXD | 0 | C10  | 6mA        | UART1_TXD: UART 1 transmit data    | VDDIO33  |
| PB23      | Ю | C18  | Pullup-rst | PB23: GPIO group B bit 23          | VDDIO33  |
| UART1_RXD | ı | D40  | 6mA        | UART1_RXD: UART 1 receive data     | VDDIO22  |
| PB24      | Ю | B18  | Pullup-rst | PB24: GPIO group B bit 24          | VDDIO33  |
| SMB2_SDA  | Ю |      | C A        | SMB2_SDA: I2C 2 serial data        |          |
| PWM4      | 0 | DO4  | 6mA        | PWM4: PWM channel 4 output         | VDDIO22  |
| SSI1_DT   | 0 | B21  | Hi-Z-rst   | SSI1_DT: SSI 1 transmit data       | VDDIO33  |
| PB25      | Ю |      | SMT-rst    | PB25: GPIO group B bit 25          |          |
| SMB2_SCK  | 0 |      |            | SMB2_SCK: I2C 2 serial clock       |          |
| PWM5      | 0 | Doo  | 6mA        | PWM5: PWM channel 5 output         | V/DDIGGG |
| SSI1_CLK  | 0 | B20  | Hi-Z-rst   | SSI1_CLK: SSI 1 clock              | VDDIO33  |
| PB26      | Ю |      | SMT-rst    | PB26: GPIO group B bit 26          |          |



| Pin Names | Ю | Loc  | IO Char.     | Pin Description                         | Power   |
|-----------|---|------|--------------|-----------------------------------------|---------|
| DRV_VBUS  | 0 |      |              | DRV_VBUS: USB-5V control                |         |
| UART2_CTS | ı | A21  | 6mA          | UART2_CTS: UART 2 clear-to-send         | VDDIO33 |
| SSI1_DR   | ı | AZ I | Hi-Z-rst     | SSI1_DR: SSI 1 receive data             | VUUIO33 |
| PB27      | Ю |      |              | PB27: GPIO group B bit 27               |         |
| SMB3_SDA  | Ю |      |              | SMB3_SDA: I2C 3 serial data             |         |
| UART2_TXD | 0 | A20  | 6mA          | UART2_TXD: UART 2 transmit data         | VDDIO33 |
| SSI1_GPC  | 0 | A20  | Hi-Z-rst     | SSI1_GPC: SSI 1 general-purpose control | VDDIO33 |
| PB28      | Ю |      |              | PB28: GPIO group B bit 28               |         |
| SMB3_SCK  | 0 |      |              | SMB3_SCK: I2C 3 serial clock            |         |
| UART2_RXD | ı | C19  | 6mA          | UART2_RXD: UART 2 receive data          | VDDIO33 |
| SSI1_CE1  | 0 | 019  | Hi-Z-rst     | SSI1_CE1: SSI 1 chip 1 select           | VDDIO33 |
| PB29      | Ю |      |              | PB29: GPIO group B bit 29               |         |
| PWM2      | 0 |      |              | PWM2: PWM channel 2 output              |         |
| UART2_RTS | 0 | B19  | 6mA          | UART2_RTS: UART 2 request-to-send       | VDDIO33 |
| SSI1_CE0  | 0 | ыв   | Pullup-rst   | SSI1_CE0: SSI 1 chip 0 select           | VUUIO33 |
| PB30      | Ю |      |              | PB30: GPIO group B bit 30               |         |
| PWM3      | 0 | A19  | 6mA          | PWM3: PWM channel 3 output              | VDDIO33 |
| PB31      | Ю | A 19 | Pulldown-rst | PB31: GPIO group B bit 31               | אטטוטטט |

#### 2.5.4 UARTx/PWMx/SSI0

Table 2-4 UARTx/ PWMx/SSI0(6)



| Pin Names | Ю | Loc | IO Char. | Pin Description                   | Power    |
|-----------|---|-----|----------|-----------------------------------|----------|
| UART0_RXD | I |     |          | UART0_RXD: UART 0 receive data    |          |
| SSI0_DT   | 0 | A17 | 6mA      | SSI0_DT: SSI 0 transmit data      | VDDIO33  |
| PWM0      | 0 | AII | Hi-Z-rst | PWM0: PWM channel 0 output        | VDDIO33  |
| PC02      | Ю |     |          | PC02: GPIO group C bit 02         |          |
| UART0_CTS | ı |     |          | UART0_CTS: UART 0 clear-to-send   |          |
| SSI0_DR   | ı | D47 | 6mA      | SSI0_DR: SSI 0 receive data       | V/DDIO22 |
| PWM1      | 0 | B17 | Hi-Z-rst | PWM1: PWM channel 1 output        | VDDIO33  |
| PC03      | Ю |     |          | PC03: GPIO group C bit 03         |          |
| UART0_RTS | 0 |     |          | UART0_RTS: UART 0 Request-to-Send |          |
| SSI0_CLK  | 0 | C17 | 6mA      | SSI0_CLK: SSI 0 clock             | VDDIO33  |
| PWM2      | 0 | CIT | Hi-Z-rst | PWM2: PWM channel 2 output        | VDDIO33  |
| PC04      | Ю |     |          | PC04: GPIO group C bit 04         |          |
| UART0_TXD | 0 |     |          | UART0_TXD: UART 0 transmit data   |          |
| SSI0_CE0  | 0 | 040 | 6mA      | SSI0_CE0: SSI 0 chip 0 select     | V/DDIO22 |
| PWM3      | 0 | C16 | Hi-Z-rst | PWM3: PWM channel 3 output        | VDDIO33  |
| PC05      | Ю |     |          | PC05: GPIO group C bit 05         |          |
| UART3_TXD | 0 |     |          | UART3_TXD: UART 3 transmit data   |          |
| SSI0_CE1  | 0 | D16 | 6mA      | SSI0_CE1: SSI 0 chip 1 select     | VDDIO33  |
| PWM4      | 0 | B16 | Hi-Z-rst | PWM4: PWM channel 4 output        | VDDIO33  |
| PC06      | Ю |     |          | PC06: GPIO group C bit 06         |          |



| Pin Names | Ю | Loc | IO Char. | Pin Description                         | Power   |
|-----------|---|-----|----------|-----------------------------------------|---------|
| UART3_RXD | I |     |          | UART3_RXD: UART 3 receive data          |         |
| SSI0_GPC  | 0 | C15 | 6mA      | SSI0_GPC: SSI 0 general-purpose control | VDDIO33 |
| PWM5      | 0 | C15 | Hi-Z-rst | PWM5: PWM channel 5 output              | VDDIO33 |
| PC07      | Ю |     |          | PC07: GPIO group C bit 07               |         |

# 2.5.5 UARTx/CIMx/PWMx/I2Cx/MSC1/DMIC/SSI1/SSI\_SLV/I2S

Table 2-5 UARTx/CIMx/PWMx/I2Cx/MSC1/DMIC/SSI1/SSI\_SLV/I2S(24)

| Pin Names | Ю  | Loc | IO Char.   | Pin Description                         | Power |
|-----------|----|-----|------------|-----------------------------------------|-------|
| MSC1_CLK  | 0  |     | 10mA       | MSC1_CLK: MSC (MMC/SD) 1 clock output   |       |
| SSI1_CLK  | 0  | C5  | Hi-Z-rst   | SSI1_CLK: SSI 1 clock                   | VDDIO |
| PC08      | Ю  |     | 111-2-131  | PC08: GPIO group C bit 08               |       |
| MSC1_CMD  | Ю  |     | 10mA       | MSC1_CMD: MSC (MMC/SD) 1 command        |       |
| SSI1_CE0  | 0  | B4  | Hi-Z-rst   | SSI1_CE0: SSI 1 chip 0 select           | VDDIO |
| PC09      | Ю  |     | 111-2-151  | PC09: GPIO group C bit 09               |       |
| MSC1_D0   | Ю  |     | 10mA       | MSC1_D0: MSC (MMC/SD) 1 data bit 0      |       |
| SSI1_DT   | 0  | B5  | Hi-Z-rst   | SSI1_DT: SSI 1 transmit data            | VDDIO |
| PC10      | Ю  |     | 111-2-131  | PC10: GPIO group C bit 10               |       |
| MSC1_D1   | Ю  |     | 10mA       | MSC1_D1: MSC (MMC/SD) 1 data bit 1      |       |
| SSI1_DR   | I  | A5  | Hi-Z-rst   | SSI1_DR: SSI 1 receive data             | VDDIO |
| PC11      | 10 |     | 1 II-Z-15t | PC11: GPIO group C bit 11               |       |
| MSC1_D2   | Ю  |     | 10mA       | MSC1_D2: MSC (MMC/SD) 1 data bit 2      |       |
| SSI1_GPC  | 0  | A3  | Hi-Z-rst   | SSI1_GPC: SSI 1 general-purpose control | VDDIO |
| PC12      | Ю  |     | 111-2-13t  | PC12: GPIO group C bit 12               |       |



| Pin Names    | Ю  | Loc | IO Char.         | Pin Description                        | Power |
|--------------|----|-----|------------------|----------------------------------------|-------|
| MSC1_D3      | Ю  |     | 10mm A           | MSC1_D3: MSC (MMC/SD) 1 data bit 3     |       |
| SSI1_CE1     | 0  | C4  | 10mA             | SSI1_CE1: SSI 1 chip 1 select          | VDDIO |
| PC13         | Ю  |     | Hi-Z-rst         | PC13: GPIO group C bit 13              |       |
| UART0_TXD    | 0  |     | 40               | UART0_TXD: UART 0 transmit data        |       |
| SMB2_SDA     | Ю  | A9  | 10mA<br>Hi-Z-rst | SMB2_SDA: I2C 2 serial data            | VDDIO |
| PC14         | Ю  |     | HI-Z-ISI         | PC14: GPIO group C bit 14              |       |
| UART0_RXD    | I  |     | 10mA             | UART0_RXD: UART 0 receive data         |       |
| SMB2_SCK     | 0  | C10 | Hi-Z-rst         | SMB2_SCK: I2C 2 serial clock           | VDDIO |
| PC15         | Ю  |     | HI-Z-ISI         | PC15: GPIO group C bit 15              |       |
| UART0_CTS    | I  |     |                  | UART0_CTS: UART 0 Clear-to-Send        |       |
| I2S_DAC_MCLK | 0  | DO. | 10mA             | I2S_DAC_MCLK: I2S DAC clock output     | VDDIO |
| SMB0_SDA     | Ю  | B9  | Hi-Z-rst         | SMB0_SDA: I2C 0 serial data            | VDDIO |
| PC16         | Ю  |     |                  | PC16: GPIO group C bit 16              |       |
| UART0_RTS    | 0  |     |                  | UART0_RTS: UART 0 Request-to-Send      |       |
| I2S_ADC_MCLK | 0  | C9  | 10mA             | I2S_ADC_MCLK:I2S ADC clock output      | VDDIO |
| SMB0_SCK     | 0  | C9  | Hi-Z-rst         | SMB0_SCK: I2C 0 serial clock           | VDDIO |
| PC17         | 10 |     |                  | PC17: GPIO group C bit 17              |       |
| UART2_TXD    | 0  |     | 10mA             | UART2_TXD: UART 2 transmit data        |       |
| I2S_DAC_LRCK | 10 | A7  |                  | I2S_DAC_LRCK: I2S DAC left/right clock | VDDIO |
| PC18         | Ю  |     | Hi-Z-rst         | PC18: GPIO group C bit 18              |       |
| UART2_RXD    | I  |     | 10 1             | UART2_RXD: UART 2 receive data         |       |
| I2S_DAC_BCLK | Ю  | C8  | 10mA             | I2S_DAC_BCLK: I2S DAC bit clock        | VDDIO |
| PC19         | Ю  |     | Hi-Z-rst         | PC19: GPIO group C bit 19              |       |



| Pin Names    | Ю | Loc | IO Char.     | Pin Description                           | Power |
|--------------|---|-----|--------------|-------------------------------------------|-------|
| SSI_SLV_CLK  | I |     | 10mA         | SSI_SLV_CLK: SSI slave clock              |       |
| I2S_SDTI     | I | C6  | Pulldown-rst | I2S_SDTI: I2S serial data input signal    | VDDIO |
| PC20         | Ю |     | SMT-rst      | PC20: GPIO group C bit 20                 |       |
| SSI_SLV_CE0  | Į |     | 10mA         | SSI_SLV_CE0: SSI slave chip 0 select      |       |
| I2S_SDTO     | 0 | B6  | Pullup-rst   | I2S_SDTO: I2S serial data output signal   | VDDIO |
| PC21         | Ю |     | SMT-rst      | PC21: GPIO group C bit 21                 |       |
| SSI_SLV_DT   | 0 |     | 10mA         | SSI_SLV_DT: SSI slave transmit data       |       |
| I2S_ADC_BCLK | Ю | C7  |              | I2S_ADC_BCLK: I2S ADC bit clock           | VDDIO |
| PC22         | Ю |     | Hi-Z-rst     | PC22: GPIO group C bit 22                 |       |
| SSI_SLV_DR   | Į |     | 404          | SSI_SLV_DR: SSI slave receive data        |       |
| I2S_ADC_LRCK | Ю | В7  | 10mA         | I2S_ADC_LRCK: I2S ADC left/right clock    | VDDIO |
| PC23         | Ю |     | Hi-Z-rst     | PC23: GPIO group C bit 23                 |       |
| DMIC_CLK     | 0 |     | 10mA         | DMIC_CLK: Digital microphone clock output | VDDIO |
| PC24         | Ю | A11 | Hi-Z-rst     | PC24: GPIO group C bit 24                 | VDDIO |
| DMIC_DAT0    | I | D44 | 10mA         | DMIC_DAT0: Digital microphone data bit 0  | VDDIO |
| PC25         | Ю | B11 | Hi-Z-rst     | PC25: GPIO group C bit 25                 | VDDIO |
| UART2_CTS    | I |     | 40. 4        | UART2_CTS: UART 2 Clear-to-Send           |       |
| DMIC_DAT1    | I | B10 | 10mA         | DMIC_DAT1: Digital microphone data bit 1  | VDDIO |
| PC26         | Ю |     | Hi-Z-rst     | PC26: GPIO group C bit 26                 |       |
| UART2_RTS    | 0 |     | 40.          | UART2_RTS: UART 2 Request-to-Send         |       |
| PWM0         | 0 | B8  | 10mA         | PWM0: PWM channel 0 output                | VDDIO |
| PC27         | Ю |     | Hi-Z-rst     | PC27: GPIO group C bit 27                 |       |



| Pin Names | Ю | Loc | IO Char. | Pin Description                  | Power |
|-----------|---|-----|----------|----------------------------------|-------|
| PWM1      | 0 | B2  | 10mA     | PWM1: PWM channel 1 output       | VDDIO |
| PC28      | Ю | DZ  | Hi-Z-rst | PC28: GPIO group C bit 28        | VDDIO |
| CIM2_MCLK | 0 | В3  | 10mA     | CIM2_MCLK: sensor clock 2 output | VDDIO |
| PC29      | Ю | БЗ  | Hi-Z-rst | PC29: GPIO group C bit 29        | VDDIO |
| CIM1_MCLK | 0 | A2  | 10mA     | CIM1_MCLK: sensor clock 1 output | VDDIO |
| PC30      | Ю | AZ  | Hi-Z-rst | PC30: GPIO group C bit 30        | VDDIO |
| CIM0_MCLK | 0 | C3  | 10mA     | CIM0_MCLK: sensor clock 0 output | VDDIO |
| PC31      | Ю | 03  | Hi-Z-rst | PC31: GPIO group C bit 31        | VDDIO |

# 2.5.6 DPU/SSI\_SLV/PWMx/JTAG/I2C1/UART3

# Table 2-6 DPU/SSI\_SLV/PWMx/JTAG/I2C1/UART3 Pins(2)

| Pin Names     | Ю | Loc  | IO Char. | Pin Description                      | Power   |
|---------------|---|------|----------|--------------------------------------|---------|
| RGB_D0        | 0 |      |          | RGB_D0: LCD data output bit 0        |         |
| BT656_1120_D0 | 0 | 1.40 | 6mA      | BT656_1120_D0: BT656/1120 data bit 0 | VDDIO33 |
| SLCD_D0       | 0 | L18  | Hi-Z-rst | SLCD_D0: smart lcd data output bit 0 | VDDIO33 |
| PD00          | Ю |      |          | PD00: GPIO group D bit 00            |         |
| RGB_D1        | 0 |      |          | RGB_D1: LCD data output bit 1        |         |
| BT656_1120_D1 | 0 | 1.00 | 6mA      | BT656_1120_D1: BT656/1120 data bit 1 | VDDIO33 |
| SLCD_D1       | 0 | L20  | Hi-Z-rst | SLCD_D1: smart lcd data output bit 1 | VDDIO33 |
| PD01          | Ю |      |          | PD01: GPIO group D bit 01            |         |



| Pin Names     | Ю | Loc  | IO Char. | Pin Description                      | Power     |
|---------------|---|------|----------|--------------------------------------|-----------|
| RGB_D2        | 0 |      |          | RGB_D2: LCD data output bit 2        |           |
| BT656_1120_D2 | 0 | 1.04 | 6mA      | BT656_1120_D2: BT656/1120 data bit 2 | VDDIO33   |
| SLCD_D2       | 0 | L21  | Hi-Z-rst | SLCD_D2: smart lcd data output bit 2 | VDDIO33   |
| PD02          | Ю |      |          | PD02: GPIO group D bit 02            |           |
| RGB_D3        | 0 |      |          | RGB_D3: LCD data output bit 3        |           |
| BT656_1120_D3 | 0 | 1,00 | 6mA      | BT656_1120_D3: BT656/1120 data bit 3 | L/DDIGGG  |
| SLCD_D3       | 0 | K20  | Hi-Z-rst | SLCD_D3: smart lcd data output bit 3 | VDDIO33   |
| PD03          | Ю |      |          | PD03: GPIO group D bit 03            |           |
| RGB_D4        | 0 |      |          | RGB_D4: LCD data output bit 4        |           |
| BT656_1120_D4 | 0 | 1/40 | 6mA      | BT656_1120_D4: BT656/1120 data bit 4 | V/DDI033  |
| SLCD_D4       | 0 | K19  | Hi-Z-rst | SLCD_D4: smart lcd data output bit 4 | VDDIO33   |
| PD04          | Ю |      |          | PD04: GPIO group D bit 04            |           |
| RGB_D5        | 0 |      |          | RGB_D5: LCD data output bit 5        |           |
| BT656_1120_D5 | 0 | 10.4 | 6mA      | BT656_1120_D5: BT656/1120 data bit 5 | L/DDIGGG  |
| SLCD_D5       | 0 | J21  | Hi-Z-rst | SLCD_D5: smart lcd data output bit 5 | VDDIO33   |
| PD05          | Ю |      |          | PD05: GPIO group D bit 05            |           |
| RGB_D6        | 0 |      |          | RGB_D6: LCD data output bit 6        |           |
| BT656_1120_D6 | 0 | 100  | 6mA      | BT656_1120_D6: BT656/1120 data bit 6 | ) (DD1000 |
| SLCD_D6       | 0 | J20  | Hi-Z-rst | SLCD_D6: smart lcd data output bit 6 | VDDIO33   |
| PD06          | Ю |      |          | PD06: GPIO group D bit 06            |           |
| RGB_D7        | 0 |      |          | RGB_D7: LCD data output bit 7        |           |
| BT656_1120_D7 | 0 | 140  | 6mA      | BT656_1120_D7: BT656/1120 data bit 7 | ) (DD1000 |
| SLCD_D7       | 0 | J19  | Hi-Z-rst | SLCD_D7: smart lcd data output bit 7 | VDDIO33   |
| PD07          | Ю |      |          | PD07: GPIO group D bit 07            |           |



| Pin Names     | Ю | Loc | IO Char. | Pin Description                         | Power   |
|---------------|---|-----|----------|-----------------------------------------|---------|
| RGB_PCLK      | 0 |     |          | RGB_PCLK: LCD pixel clock               |         |
| BT656_1120_PC | 0 |     | C A      | BT656_1120_PCLK: BT656/1120 pixel clock |         |
| LK            |   | C20 | 6mA      | SLCD_WR: smart lcd write data control   | VDDIO33 |
| SLCD_WR       | 0 |     | Hi-Z-rst | PD08: GPIO group D bit 08               |         |
| PD08          | Ю |     |          |                                         |         |
| RGB_D8        | 0 |     |          | RGB_D8: LCD data output bit 8           |         |
| BT1120_D8     | 0 | H20 | 6mA      | BT1120_D8: BT1120 data bit 8 only       | VDDIO33 |
| SLCD_TE       | ı | Π20 | Hi-Z-rst | SLCD_TE: smart lcd tearing effect       | VDDIO33 |
| PD09          | Ю |     |          | PD09: GPIO group D bit 09               |         |
| RGB_D9        | 0 |     |          | RGB_D9: LCD data output bit 9           |         |
| BT1120_D9     | 0 | H19 | 6mA      | BT1120_D9: BT1120 data bit 9 only       | VDDIO33 |
| SLCD_CS       | 0 | ПІЭ | Hi-Z-rst | SLCD_CS: smart lcd chip select          | VDDIO33 |
| PD10          | Ю |     |          | PD10: GPIO group D bit 10               |         |
| RGB_D10       | 0 |     |          | RGB_D10: LCD data output bit 10         |         |
| BT1120_D10    | 0 | 004 | 6mA      | BT1120_D10: BT1120 data bit 10 only     | VDDIOOO |
| SLCD_DC       | 0 | G21 | Hi-Z-rst | SLCD_DC: smart lcd cmd/data identify    | VDDIO33 |
| PD11          | Ю |     |          | PD11: GPIO group D bit 11               |         |
| RGB_D11       | 0 |     |          | RGB_D11: LCD data output bit 11         |         |
| BT1120_D11    | 0 | C20 | 6mA      | BT1120_D11: BT1120 data bit 11 only     | VDDIO22 |
| SLCD_RDY      | ı | G20 | Hi-Z-rst | SLCD_RDY: smart lcd work status         | VDDIO33 |
| PD12          | Ю |     |          | PD12: GPIO group D bit 12               |         |



| Pin Names   | Ю | Loc | IO Char.        | Pin Description                      | Power   |
|-------------|---|-----|-----------------|--------------------------------------|---------|
| RGB_D12     | 0 |     | 6mA             | RGB_D12: LCD data output bit 12      |         |
| BT1120_D12  | 0 | G19 |                 | BT1120_D12: BT1120 data bit 12 only  | VDDIO33 |
| PD13        | Ю |     | Hi-Z-rst        | PD13: GPIO group D bit 13            |         |
| RGB_D13     | 0 |     | C A             | RGB_D13: LCD data output bit 13      |         |
| BT1120_D13  | 0 | F20 | 6mA             | BT1120_D13: BT1120 data bit 13 only  | VDDIO33 |
| PD14        | Ю |     | Hi-Z-rst        | PD14: GPIO group D bit 14            |         |
| RGB_D14     | 0 |     | 6mA             | RGB_D14: LCD data output bit 14      |         |
| BT1120_D14  | 0 | F19 | Hi-Z-rst        | BT1120_D14: BT1120 data bit 14 only  | VDDIO33 |
| PD15        | Ю |     | ∏I-Z-15t        | PD15: GPIO group D bit 15            |         |
| RGB_D15     | 0 |     | C A             | RGB_D15: LCD data output bit 15      |         |
| BT1120_D15  | 0 | E21 | 6mA<br>Hi-Z-rst | BT1120_D15: BT1120 data bit 15 only  | VDDIO33 |
| PD16        | Ю |     |                 | PD16: GPIO group D bit 16            |         |
| RGB_HSYNC   | 0 | C24 | 6mA             | RGB_HSYNC: LCD line sync             | VDDIO33 |
| PD17        | Ю | C21 | Hi-Z-rst        | PD17: GPIO group D bit 17            | VDDIO33 |
| RGB_D16     | 0 |     | C A             | RGB_D16: LCD data output bit 16      |         |
| SSI_SLV_CLK | ı | E20 | 6mA<br>Hi-Z-rst | SSI_SLV_CLK: SSI slave clock         | VDDIO33 |
| PD18        | Ю |     | ∏I-Z-ISI        | PD18: GPIO group D bit 18            |         |
| RGB_D17     | 0 |     | C A             | RGB_D17: LCD data output bit 17      |         |
| SSI_SLV_CE0 | I | E19 | 6mA             | SSI_SLV_CE0: SSI slave chip 0 select | VDDIO33 |
| PD19        | Ю |     | Hi-Z-rst        | PD19: GPIO group D bit 19            |         |
| RGB_VSYNC   | 0 |     | 0               | RGB_VSYNC: LCD frame sync            |         |
| SSI_SLV_DT  | 0 | D19 | 6mA             | SSI_SLV_DT: SSI slave transmit data  | VDDIO33 |
| PD20        | Ю |     | Hi-Z-rst        | PD20: GPIO group D bit 20            |         |



| Pin Names            | Ю      | Loc | IO Char.        | Pin Description                                            | Power   |
|----------------------|--------|-----|-----------------|------------------------------------------------------------|---------|
| RGB_DE<br>SSI_SLV_DR | O<br>I | D20 | 6mA<br>Hi-Z-rst | RGB_DE: LCD data enable SSI_SLV_DR: SSI slave receive data | VDDIO33 |
| PD21                 | Ю      |     |                 | PD21: GPIO group D bit 21                                  |         |
| UART3_CTS            | I      |     |                 | UART3_CTS: UART 3 clear-to-send                            |         |
| TDI                  | I      | B15 | 6mA             | TDI: JTAG data input                                       | VDDIO33 |
| PWM6                 | 0      |     | Hi-Z-rst        | PWM6: PWM channel 6 output                                 |         |
| PD22                 | Ю      |     |                 | PD22: GPIO group D bit 22                                  |         |
| UART3_RTS            | 0      |     |                 | UART3_RTS: UART 3 request-to-send                          |         |
| TDO                  | 0      | A15 | 6mA             | TDO: JTAG data output                                      | VDDIO33 |
| PWM7                 | 0      | AIS | Hi-Z-rst        | PWM7: PWM channel 7 output                                 | VDDIO33 |
| PD23                 | Ю      |     |                 | PD23: GPIO group D bit 23                                  |         |
| UART3_TXD            | 0      |     | 6mA             | UART3_TXD: UART 3 transmit data                            |         |
| тск                  | I      | B14 | Hi-Z-rst        | TCK: JTAG clock input                                      | VDDIO33 |
| PD24                 | Ю      |     | ⊓I-Z-ISI        | PD24: GPIO group D bit 24                                  |         |
| UART3_RXD            | I      |     | 6mA             | UART3_RXD: UART 3 receive data                             |         |
| TMS                  | I      | C14 | Hi-Z-rst        | TMS: JTAG mode select                                      | VDDIO33 |
| PD25                 | Ю      |     | HI-Z-ISI        | PD25: GPIO group D bit 25                                  |         |
| SMB1_SDA             | Ю      |     | 6 A             | SMB1_SDA: I2C 1 serial data                                |         |
| PWM0                 | 0      | B12 | 6mA             | PWM0: PWM channel 0 output                                 | VDDIO33 |
| PD26                 | Ю      |     | Hi-Z-rst        | PD26: GPIO group D bit 26                                  |         |
| SMB1_SCK             | 0      |     | 0. 1            | SMB1_SCK: I2C 1 serial clock                               |         |
| PWM1                 | 0      | C12 | 6mA             | PWM1: PWM channel 1 output                                 | VDDIO33 |
| PD27                 | Ю      |     | Hi-Z-rst        | PD27: GPIO group D bit 27                                  |         |



# 2.5.7 System Boot Select

Table 2-7 Boot Select Pins(2)

| Pin Names   | Ю | Loc | IO Char.   | Pin Description                                   | Power   |  |
|-------------|---|-----|------------|---------------------------------------------------|---------|--|
| (BOOT_SEL0) | I | B13 | 6mA        | It is taken as BOOT select bit 0 by Boot ROM code | VDDIO33 |  |
| PC00        | Ю | БТЗ | Pullup-rst | PC00: GPIO group C bit 00                         | VDD1033 |  |
| (BOOT_SEL1) | I | C13 | 6mA        | It is taken as BOOT select bit 1 by Boot ROM code | VDDIO33 |  |
| PC01        | Ю |     |            | PC01: GPIO group C bit 01                         | VDD1033 |  |

# 2.5.8 System Control

**Table 2-8 System Control Pins(5)** 

| Pin Names | Ю | Loc | IO Char.         | Pin Description                                  | Power   |
|-----------|---|-----|------------------|--------------------------------------------------|---------|
| TRST_     | ı | A13 | 6mA<br>Pulldown  | TRST_: JTAG reset                                | VDDIO33 |
| PPRST_    | - | B1  | 10mA<br>Pullup   | PPRST_: Power on reset and RESET-KEY reset input | VDDIO   |
| TEST_TE   | _ | D3  | 10mA<br>Pulldown | TEST_TE: Manufacture test enable, program enable | VDDIO   |
| POR_CTL   | - | C1  | 10mA<br>Pullup   | POR_CTL: Power-on-Reset model bypass control     | VDDIO   |
| RST_OUT_  | I | C2  | 10mA<br>Pulldown | RST_OUT_: System Reset output                    | VDDIO   |

# 2.5.9 Digital IO/CORE Power/Ground

Table 2-9 Digital IO/CORE Power Supplies Pins (7)



| Pin Names         | Ю | Loc                                                                                                                                                                                                                                                                                                         | Pin Description                                                     | Power |
|-------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------|
| VDD               | Р | J5,J6,J7,J8,J9,J10,J11,J12,J13,J14,J15,J16,J<br>17,K5,K6,K7,K8,K9,K10,K11,K12,K13,K14,K1<br>5,K16,K17,L5,L6,L16,L17,M5,M6,M16,M17,N5<br>,N6,N16,N17,P5,P6,P16,P17,R5,R6,R16,T9,T<br>10,T11,T12,T13,T14,T15,T16,U9,U10,U11,U1<br>2,U13,U14,U15                                                               |                                                                     | -     |
| VSS               | Р | E6,E7,E8,E9,E10,E11,E12,E13,E14,E15,E16,<br>H5,H6,H7,H8,H9,H10,H11,H12,H13,H14,H15,<br>H16,H17,L7,L8,L9,L10,L11,L12,L13,L14,L15,<br>M7,M8,M9,M10,M11,M12,M13,M14,M15,N7,N<br>8,N9,N10,N11,N12,N13,N14,N15,P7,P8,P9,P1<br>0,P11,P12,P13,P14,P15,R7,R8,R9,R10,R11,R<br>12,R13,R14,R15,T5,T6,T7,T8,U5,U6,U7,U8 | VSS: IO analog ground and CORE digital ground                       | -     |
| VDDIO             | Р | D2                                                                                                                                                                                                                                                                                                          | VDDIO*: 1.8V, for Fail-<br>Safe type IO power<br>supply             | -     |
| VDDIO18_DV<br>P   | Р | N3                                                                                                                                                                                                                                                                                                          | VDDIO18_DVP*: For DVP function type IO power supply, 1.8V           | -     |
| VDDIO3318_<br>DVP | Р | L4                                                                                                                                                                                                                                                                                                          | VDDIO3318_DVP*: For DVP function type IO power supply, 3.3V or 1.8V | -     |
| VDDIO18           | Р | R17,T17                                                                                                                                                                                                                                                                                                     | VDDIO18*: For 1.8V type IO power supply                             | -     |
| VDDIO33           | Р | U16,U17                                                                                                                                                                                                                                                                                                     | VDDIO33: For 3.3V type IO power supply                              | -     |

# NOTES:

1. VDDIO18\_DVP/VDDIO3318\_DVP: Power domain 0(VDDIO0)



- a) If DVP function pad need support 1.8V voltage input, VDDIO18\_DVP and VDDIO3318\_DVP supply 1.8V.
- b) If DVP function pad need support 3.3V voltage input, VDDIO18\_DVP supply 1.8V and VDDIO3318\_DVP supply 3.3V
- 2. VDDIO18/VDDIO33: Power domain 1(VDDIO1), VDDIO18 must supply 1.8V voltage, no matter what voltage for this power domain.
- 3. VDDIO: Power domain 2(VDDIO2), just support 1.8V voltage, support Fail-Safe feature

## 2.5.10 DDR PHY and KGD IO/Power Supply

Table 2-10 DDR PHY and KGD IO/Power Supply Pins (6)

| Pin Names   | Ю   | Loc                                                    | Pin Description                                        | Power |
|-------------|-----|--------------------------------------------------------|--------------------------------------------------------|-------|
| NC          | AIO | F17                                                    | floating                                               | -     |
| VREF        | Р   | E17                                                    | VREF: For SDRAM, reference voltage                     | -     |
| DDRPLL_VCCA | Р   | C11                                                    | DDRPLL_VCCA: 1.8V, DDR PHY PLL power supply for analog | 1     |
| DDRPLL_AVSS | Р   | D11                                                    | DDRPLL_AVSS: DDR PHY PLL ground for analog             | 1     |
| DDRVDD      | Р   | F5,F6,F7,F8,F9,F10,F11,F<br>12,F13,F14,F15,F16         | DDRVDD: DDR KGD power supply (1.8V for DDR2)           | 1     |
| VDDMEM      | Р   | G5,G6,G7,G8,G9,G10,G11<br>,G12,G13,G14,G15,G16,G<br>17 | VDDMEM: DDR PHY IO power supply(1.8V for DDR2)         | -     |

## 2.5.11 USB 2.0 PHY IO/Power Supply

Table 2-11 USB 2.0 PHY IO/Power Supply Pins(8)

| Pin Names | Ю   | Loc | Pin Description                                              | Power   |
|-----------|-----|-----|--------------------------------------------------------------|---------|
| USB0PP    | AIO | W5  | USB0PP/ USB0PN: The differential input/output signals of the | USB_AVD |



| Pin Names | Ю   | Loc | Pin Description                                                                                                                                                 | Power         |
|-----------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| USB0PN    | AIO | Y4  | PHY that support multiple modes. Depending on mode of operation, they are either signaling 3.3 or 800mV differential.                                           | 33            |
| USB0ID    | Al  | Y6  | USB0ID: Used to identify the device attached to the PHY. The state of the pin is one of: high impedance(>1M $\Omega$ ) or low impedance(<10 $\Omega$ to ground) | IUSB AVD I    |
| VBUS      | AIO | AA5 | VBUS: The VBUS power supply can be used for a combination of function.                                                                                          | USB_AVD<br>33 |
| USB_AVD09 | Р   | Y7  | USB_AVD09: This is the analog supply that is used to support 0.9V circuits within the PHY.                                                                      | 1             |
| USB_AVD18 | Р   | W7  | USB_AVD18: This is the analog supply that is used to support 1.8V signaling.                                                                                    | -             |
| USB_AVD33 | Р   | Y5  | USB_AVD33: This is the analog supply that is used to support 3.3V signaling.                                                                                    | -             |
| USB_VSSA  | Р   | W6  | USB_VSSA: This is the analog ground.                                                                                                                            | -             |

# 2.5.12 MIPI Rx and Tx IO/Power Supply

Table 2-12 MIPI Rx and Tx IO/Power Supply Pins(28)

| Pin Names | Ю   | Loc | Pin Description                                            | Power     |
|-----------|-----|-----|------------------------------------------------------------|-----------|
| RX_DATAP0 | AIO | P3  | RX_DATAN0/ RX_DATAP0: MIPI RX D-PHY data lane 0 serial pad | CSI VCC18 |
| RX_DATAN0 |     | P2  | o serial pau                                               | 00000     |
| RX_DATAP1 | AIO | R3  | RX_DATAN1/RX_DATAP1: MIPI RX D-PHY data lane 1 serial pad  | CSI VCC18 |
| RX_DATAN1 |     | R2  | Serial pau                                                 | 00000     |
| RX_DATAP2 | AIO | V3  | RX_DATAN2/RX_DATAP2: MIPI RX D-PHY data lane 2 serial pad  | CSI VCC18 |
| RX_DATAN2 |     | V2  | •                                                          | 3313313   |



| Pin Names  | Ю       | Loc | Pin Description                                           | Power      |  |
|------------|---------|-----|-----------------------------------------------------------|------------|--|
| RX_DATAP3  | AIO     | W2  | RX_DATAN3/RX_DATAP3: MIPI RX D-PHY data lane 3 serial pad | CSI_VCC18  |  |
| RX_DATAN3  |         | W1  |                                                           | _          |  |
| RX_CLKP    | AIO     | Т3  | RX_CLKN/RX_CLKP: MIPI RX D-PHY clock lane serial          | CSI VCC18  |  |
| RX_CLKN    |         | T2  | - pad                                                     | 00000      |  |
| RX_CLKP1   | AIO     | U3  | RX_CLKN1/ RX_CLKP1: MIPI RX D-PHY clock lane 1            | CSI VCC18  |  |
| RX_CLKN1   |         | U2  | serial pad                                                | 001_000    |  |
| CSI_VCC18  | Р       | R1  | CSI_VCC18: power analog supply for IO                     | -          |  |
| CSI_VCC09  | Р       | Y1  | CSI_VCC09: power analog supply for core                   | -          |  |
| CSI_VSSA   | Р       | U1  | CSI_VSSA: power analog ground                             | -          |  |
| TX_DATAP0  | AIO Y21 |     | TX_DATAN0/TX_DATAP0: MIPI TX D-PHY data lane 0            | DSI VCCA18 |  |
| TX_DATAN0  |         | Y20 | serial pad                                                | D01_V00A10 |  |
| TX_DATAP1  | AIO     | W21 | TX_DATAN1/TX_DATAP1: MIPI TX D-PHY data lane 1            | DSI VCCA18 |  |
| TX_DATAN1  |         | W20 | serial pad                                                | D01_V00A10 |  |
| TX_DATAP2  | AIO     | U21 | TX_DATAN2/TX_DATAP2: MIPI TX D-PHY data lane 2            | DSI VCCA18 |  |
| TX_DATAN2  |         | U20 | serial pad                                                | D01_V00A10 |  |
| TX_DATAP3  | AIO     | T20 | TX_DATAN3/TX_DATAP3: MIPI TX D-PHY data lane 3            | DSI_VCCA18 |  |
| TX_DATAN3  |         | T19 | serial pad                                                | D01_V00A10 |  |
| TX_CLKP    | AIO     | U19 | TX_CLKN/TX_CLKP: MIPI TX D-PHY clock lane serial          | DSL VCCA18 |  |
| TX_CLKN    | KN U    |     | pad                                                       | DSI_VCCA18 |  |
| DSI_VCCA18 | Р       | V19 | DSI_VCCA18: power analog supply for IO                    | -          |  |
| DSI_VCCA09 | Р       | R19 | DSI_VCCA09: power analog supply for core                  | -          |  |



| Pin Names | Ю | Loc | Pin Description               | Power |
|-----------|---|-----|-------------------------------|-------|
| DSI_VSSA  | Р | R20 | DSI_VSSA: power analog ground | -     |

# 2.5.13 Successive Approximation ADC(SAR\_ADC) IO/Power Supply

Table 2-13 Successive Approximation ADC(SAR\_ADC) IO/Power Supply Pins (7)

| Pin Names  | Ю   | Loc | Pin Description                              | Power     |
|------------|-----|-----|----------------------------------------------|-----------|
| SADC_AUX0  | AIO | W3  | SADC_AUX0: channel 0 input                   | SADC_AVDD |
| SADC_AUX1  | AIO | AA1 | SADC_AUX1: channel 1 input                   | SADC_AVDD |
| SADC_AUX2  | AIO | Y2  | SADC_AUX2: channel 2 input                   | SADC_AVDD |
| SADC_AUX3  | AIO | AA2 | SADC_AUX3: channel 3 input                   | SADC_AVDD |
| SADC_VREFP | Р   | AA3 | SADC_VREFP: Positive reference Voltage input | -         |
| SADC_AVDD  | Р   | Y3  | SADC_AVDD: analog power, 1.8 V               | -         |
| SADC_AGND  | Р   | W4  | SADC_AGND: analog power, ground              | -         |

# 2.5.14 Audio CODEC IO and Power Supply

## Table 2-14 Audio CODEC IO and Power Supply Pins (9)

| Pin Names | Ю   | Loc | Pin Description                      | Power      |
|-----------|-----|-----|--------------------------------------|------------|
| MICNR     | AIO | N19 | MICNR: differential microphone input | CODEC_AVDD |
| MICPR     | AIO | N20 | MICPR: differential microphone input | CODEC_AVDD |
| MICNL     | AIO | P19 | MICNL: differential microphone input | CODEC_AVDD |
| MICPL     | AIO | P20 | MICPL: differential microphone input | CODEC_AVDD |
| HPOUTL    | AIO | M20 | HPOUTL: headphone output             | CODEC_AVDD |
| VCM       | AIO | N21 | VCM: Reference voltage output        | CODEC_AVDD |



| Pin Names  | Ю   | Loc | Pin Description                  | Power      |
|------------|-----|-----|----------------------------------|------------|
| MICBIAS    | AIO | R21 | MICBIAS: Microphone bias output  | CODEC_AVDD |
| CODEC_AVDD | Р   | M19 | CODEC_AVDD:1.8V analog supply    | -          |
| CODEC_AVSS | Р   | L19 | CODEC_AVDD: ground analog supply | -          |

## 2.5.15 OTP Power Supply

**Table 2-15 OTP Power Supply Pins (1)** 

| Pin Names  | Ю | Loc | Pin Description                           | Power |
|------------|---|-----|-------------------------------------------|-------|
| EFUSE_AVDD | Р | A1  | EFUSE_AVDD: EFUSE programming power, 1.8V | 1     |

## 2.5.16 OSC and PLL IO/Power Supply

Table 2-16 OSC and PLL IO/Power Supply Pins (5)

| Pin Names | Ю  | Loc | IO Cell Char.           | Pin Description                                                         | Power    |
|-----------|----|-----|-------------------------|-------------------------------------------------------------------------|----------|
| EXCLK_XI  | AI | F2  | 2~30 MHz<br>Oscillator, | EXCLK_XI: external oscillator clock input or external 24MHz clock input | PLL_AVDD |
| EXCLK_XO  | АО | F3  | OSC on/off              | EXCLK_XO: external oscillator clock output                              | PLL_AVDD |
| PLL_VDD   | Р  | E1  | -                       | PLL_VDD: PLL analog power, 0.9V                                         | -        |
| PLL_AVDD  | Р  | E2  | -                       | PLL_AVDD: PLL analog power, 1.8V                                        | -        |
| PLL_AVSS  | Р  | E3  | -                       | PLL_AVSS: PLL analog power, ground                                      | -        |

### **NOTES:**

- 1 The meaning of phases in IO cell characteristics are:
  - 6/10mA out: The IO cell's output driving strength is about 8/16mA.
  - Pullup: The IO cell contains a pull-up resistor and fixed pull up.
  - Pulldown: The IO cell contains a pull-down resistor and fixed pull down.



- Pullup-rst: The IO cell during reset and after the pull up function is enabled.
- Pulldown-rst: The IO cell during reset and after the pull down function is enabled.
- Hi-Z-rst: The IO cell during reset and after the pull up and down function is disabled.
- SMT: The IO cell is Schmitt trigger input and fixed.
- SMT-rst: The IO cell during reset and after the Schmitt trigger input function is enabled.
- SR-rst: The IO cell during reset and after the slew-rate function select fast mode.



# 3 Electrical Specifications

# 3.1 Absolute Maximum Ratings

The absolute maximum ratings for the processors are listed in Table 3-1. Do not exceed these parameters or the part may be damaged permanently. Operation at absolute maximum ratings is not guaranteed.

**Table 3-1 Absolute Maximum Ratings** 

| Parameter                          | Min  | Max  | Unit |
|------------------------------------|------|------|------|
| Storage Temperature                | -65  | 150  | °C   |
| Operation Temperature              | -40  | 125  | °C   |
| VDDMEM power supplies voltage      | -0.1 | 1.98 | V    |
| DDRVDD power supplies voltage      | -0.1 | 1.98 | V    |
| DDRPLL_VCCA power supplies voltage | -0.1 | 1.98 | V    |
| VDDIO power supplies voltage       | -0.5 | 1.98 | V    |
| VDDIO18 power supplies voltage     | -0.5 | 1.98 | V    |
| VDDIO33 power supplies voltage     | -0.5 | 3.63 | V    |
| VDDIO18_DVP power supplies voltage | -0.5 | 1.98 | V    |
| VDDIO33_DVP power supplies voltage | -0.5 | 3.63 | V    |
| VDD power supplies voltage         | -0.1 | 0.99 | V    |
| PLL_VDD power supplies voltage     | -0.1 | 0.99 | V    |
| PLL_AVDD power supplies voltage    | -0.1 | 1.98 | V    |
| EFUSE_AVDD power supplies voltage  | -0.1 | 1.98 | V    |
| SADC_AVDD power supplies voltage   | -0.1 | 1.98 | V    |
| CSI_VCC09 power supplies voltage   | -0.1 | 0.99 | V    |
| CSI_VCC18 power supplies voltage   | -0.1 | 1.98 | V    |
| DSI_VCCA09 power supplies voltage  | -0.1 | 0.99 | V    |



| DSI_VCCA18 power supplies voltage                                                                                                                                              | -0.1 | 1.98 | V |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---|
| USB_AVD09 power supplies voltage                                                                                                                                               | -0.1 | 0.99 | V |
| USB_AVD18 power supplies voltage                                                                                                                                               | -0.1 | 1.98 | V |
| USB_AVD33 power supplies voltage                                                                                                                                               | -0.1 | 3.6  | V |
| CODEC_AVDD power supplies voltage                                                                                                                                              | -0.1 | 1.98 | V |
| Maximum ESD stress voltage, Human Body Model; Any pin to any supply pin, either polarity, or Any pin to all non-supply pins together, either polarity. Three stresses maximum. | -    | 2000 | V |

# 3.2 Recommended operating conditions

Table 3-2 Recommended operating conditions for power supplies

| Symbol        | Description                          | Min  | Тур | Max  | Unit |
|---------------|--------------------------------------|------|-----|------|------|
| VDDMEM        | VDDMEM voltage for SSTL18 (DDR2)     | 1.7  | 1.8 | 1.9  | V    |
| DDRVDD        | DDR KGD power supplies voltage(DDR2) | 1.7  | 1.8 | 1.9  | V    |
| DDRPLL_VCCA   | DDR PLL power supplies voltage       | 1.62 | 1.8 | 1.98 | V    |
| VDDIO         | GPIO power domain 2 supplies voltage | 1.62 | 1.8 | 1.98 | V    |
| VDDIO18       | GPIO power domain 1 supplies voltage | 1.62 | 1.8 | 1.98 | V    |
| VDDIO33       | GPIO power domain 1 supplies voltage | 3.0  | 3.3 | 3.63 | V    |
| VDDIO18_DVP   | GPIO power domain 0 supplies voltage | 1.5  | 1.8 | 1.98 | V    |
| VDDIO3318_DVP | GPIO power domain 0 supplies voltage | 1.62 | 3.3 | 3.63 | V    |
| VDD           | VDD core supplies voltage            | 0.81 | 0.9 | 0.99 | V    |
| PLL_VDD       | PLL digital voltage                  | 0.81 | 0.9 | 0.99 | V    |
| PLL_AVDD      | PLL analog voltage                   | 1.62 | 1.8 | 1.98 | V    |
| EFUSE_AVDD    | EFUSE program supplies voltage       | 1.62 | 1.8 | 1.98 | V    |
| SADC_AVDD     | SAR_ADC analog voltage               | 1.62 | 1.8 | 1.98 | V    |



| CSI_VCC09  | MIPI RX CORE analog voltage    | 0.81 | 0.9 | 0.99 | V |
|------------|--------------------------------|------|-----|------|---|
| CSI_VCC18  | MIPI RX IO analog voltage      | 1.62 | 1.8 | 1.98 | V |
| DSI_VCC09  | MIPI TX CORE analog voltage    | 0.81 | 0.9 | 0.99 | V |
| DSI_VCC18  | MIPI TX IO analog voltage      | 1.62 | 1.8 | 1.98 | V |
| USB_AVD09  | USB PHY VCCCORE analog voltage | 0.81 | 0.9 | 0.99 | V |
| USB_AVD18  | USB PHY VCC18 analog voltage   | 1.62 | 1.8 | 1.98 | V |
| USB_AVD33  | USB PHY VCCA3P3 analog voltage | 3.0  | 3.3 | 3.6  | V |
| CODEC_AVDD | CODEC analog voltage           | 1.62 | 1.8 | 1.98 | V |

Table 3-3 Recommended operating conditions for VDDIO0/VDDIO1/VDDIO2 supplied pins

| Symbol            | Parameter                                   | Min   | Тур | Max   | Unit |
|-------------------|---------------------------------------------|-------|-----|-------|------|
| V <sub>IH18</sub> | Input high voltage for 1.8V I/O application | *0.65 | -   | +0.3  | V    |
| V <sub>IL18</sub> | Input low voltage for 1.8V I/O application  | -0.3  | -   | *0.35 | V    |
| V <sub>IH33</sub> | Input high voltage for 3.3V I/O application | 2     | -   | +0.3  | V    |
| V <sub>IL33</sub> | Input low voltage for 3.3V I/O application  | -0.3  | -   | 0.8   | V    |

Table 3-4 Recommended operating conditions for others

| Symbol | Description          | Min | Тур | Max  | Unit |
|--------|----------------------|-----|-----|------|------|
| Та     | Ambient temperature  | -20 | 25  | +85  | °C   |
| TJ     | Junction temperature | -40 | 25  | +125 | °C   |

# 3.3 General Purpose Input/Output(GPIO)

| Power Domain | Voltage Supply             |
|--------------|----------------------------|
| VDDIO0       | VDDIO18_DVP/VDDIO_3318_DVP |
| VDDIO1       | VDDIO18/VDDIO33            |



| VDDIO2 | VDDIO |
|--------|-------|
|        |       |

# 3.3.1 Power Domain VDDIO0 DC Characteristics

|                                | Parameter                                                                      | Min  | Nom  | Max  | Unit |
|--------------------------------|--------------------------------------------------------------------------------|------|------|------|------|
| V <sub>IL</sub>                | Input Low Voltage                                                              | -0.3 | -    | 0.58 | V    |
| V <sub>IH</sub>                | Input High Voltage                                                             | 1.27 | -    | 2    | V    |
| V <sub>T</sub>                 | Threshold Point                                                                | 0.91 | 0.97 | 1.03 | V    |
| V <sub>T+</sub>                | Schmitt Trigger Low to High Threshold Point                                    |      | 1.07 | 1.12 | V    |
| V <sub>T-</sub>                | Schmitt Trigger High to Low Threshold Point                                    |      | 0.83 | 0.91 | V    |
| V <sub>TPU</sub>               | Threshold Point with Pull-up Resistor Enabled                                  |      | 0.96 | 1.02 | V    |
| V <sub>TPD</sub>               | Threshold Point with Pull-down Resistor Enabled                                | 0.91 | 0.97 | 1.06 | V    |
| V <sub>T</sub> + <sub>PU</sub> | Schmitt Trigger Low to High Threshold Point with Pull-up Resistor Enabled      |      | 1.06 | 1.11 | V    |
| V <sub>T</sub> - <sub>PU</sub> | Schmitt Trigger High to Low Threshold Point with Pull-up Resistor<br>Enabled   |      | 0.82 | 0.9  | V    |
| V <sub>T</sub> + <sub>PD</sub> | Schmitt Trigger Low to High Threshold Point with Pull-down<br>Resistor Enabled | 1.03 | 1.08 | 1.13 | V    |
| V <sub>T</sub> -PD             | Schmitt Trigger High to Low Threshold Point with Pull-down<br>Resistor Enabled | 0.75 | 0.83 | 0.92 | V    |
| lı                             | Input Leakage Current @ V <sub>I</sub> = 1.8V or 0V                            | -    | -    | ±10µ | Α    |
| loz                            | Tri-state Output Leakage Current @ V <sub>O</sub> = 1.8V or 0V                 | -    | -    | ±10µ | Α    |
| Rspu                           | Strong Pull-up Resistor                                                        | -    | -    | -    | Ω    |
| R <sub>PU</sub>                | Pull-up Resistor                                                               | 33k  | 60k  | 92k  | Ω    |
| R <sub>PD</sub>                | Pull-down Resistor                                                             | 34k  | 61k  | 158k | Ω    |
| V <sub>OL</sub>                | Output Low Voltage                                                             | -    | -    | 0.45 | ٧    |
| V <sub>OH</sub>                | Output High Voltage                                                            | 1.4  | -    | -    | V    |



| l <sub>OL</sub> | Low Level Output Current @ V <sub>OL</sub> (max) |      |      |      |     |
|-----------------|--------------------------------------------------|------|------|------|-----|
| IOL             |                                                  | 4.0  | 7.0  | 44.4 | m ^ |
|                 | (DS1,DS0) = '00'                                 | 4.9  | 7.8  | 11.1 | mA  |
|                 | (DS1,DS0) = '01'                                 | 7.4  | 11.7 | 16.3 | mA  |
|                 | (DS1,DS0) = '10'                                 | 9.8  | 15.5 | 21.6 | mA  |
|                 | (DS1,DS0) = '11'                                 | 12.2 | 19.1 | 26.6 | mA  |
|                 | (DS2,DS1,DS0) = '000'                            | 4.9  | 7.8  | 11.1 | mA  |
|                 | (DS2,DS1,DS0) = '001'                            | 7.4  | 11.7 | 16.4 | mA  |
|                 | (DS2,DS1,DS0) = '010'                            | 9.8  | 15.5 | 21.7 | mA  |
|                 | (DS2,DS1,DS0) = '011'                            | 12.2 | 19.2 | 26.7 | mA  |
|                 | (DS2,DS1,DS0) = '100'                            | 14.6 | 23.0 | 31.9 | mA  |
|                 | (DS2,DS1,DS0) = '101'                            | 17.0 | 26.6 | 36.8 | mA  |
|                 | (DS2,DS1,DS0) = '110'                            | 19.4 | 30.2 | 41.6 | mA  |
|                 | (DS2,DS1,DS0) = '111'                            | 21.7 | 33.7 | 46.2 | mA  |
| Іон             | High Level Output Current @ Voн(min)             |      |      |      |     |
|                 | (DS1,DS0) = '00'                                 | 3.6  | 6.2  | 9.6  | mA  |
|                 | (DS1,DS0) = '01'                                 | 5.4  | 9.3  | 14.3 | mA  |
|                 | (DS1,DS0) = '10'                                 | 7.3  | 12.4 | 19.1 | mA  |
|                 | (DS1,DS0) = '11'                                 | 9.1  | 15.5 | 23.8 | mA  |
|                 | (DS2,DS1,DS0) = '000'                            | 3.6  | 6.2  | 9.5  | mA  |
|                 | (DS2,DS1,DS0) = '001'                            | 5.4  | 9.3  | 14.3 | mA  |
|                 | (DS2,DS1,DS0) = '010'                            | 7.2  | 12.4 | 19.1 | mA  |
|                 | (DS2,DS1,DS0) = '011'                            | 9.0  | 15.4 | 23.8 | mA  |
|                 | (DS2,DS1,DS0) = '100'                            | 10.8 | 18.5 | 28.5 | mA  |
|                 | (DS2,DS1,DS0) = '101'                            | 12.6 | 21.6 | 33.1 | mA  |
|                 | (DS2,DS1,DS0) = '110'                            | 14.4 | 24.6 | 37.8 | mA  |
|                 | (DS2,DS1,DS0) = '111'                            | 16.2 | 27.7 | 42.5 | mA  |
|                 |                                                  |      |      |      |     |



# 3.3.2 Power Domain VDDIO1 DC Characteristics

|                                | Parameter                                                                      | Min  | Nom  | Max              | Unit |
|--------------------------------|--------------------------------------------------------------------------------|------|------|------------------|------|
| V <sub>IL</sub>                | Input Low Voltage                                                              | -0.3 | -    | 0.8              | V    |
| VIH                            | Input High Voltage                                                             | 2.0  | -    | VDDIO<br>1 + 0.3 |      |
| V <sub>T</sub>                 | Threshold Point                                                                | 1.03 | 1.18 | 1.36             | V    |
| V <sub>T+</sub>                | Schmitt Trigger Low to High Threshold Point                                    | 1.22 | 1.33 | 1.49             | V    |
| V <sub>T</sub> -               | Schmitt Trigger High to Low Threshold Point 0.87                               |      | 1.02 | 1.2              | V    |
| V <sub>TPU</sub>               | Threshold Point with Pull-up Resistor Enabled                                  | 1.15 | 1.33 | V                |      |
| V <sub>TPD</sub>               | Threshold Point with Pull-down Resistor Enabled                                | 1.03 | 1.19 | 1.38             | V    |
| VT <sup>+</sup> PU             | Schmitt Trigger Low to High Threshold Point with Pull-up Resistor<br>Enabled   | 1.2  | 1.31 | 1.46             | V    |
| V <sub>T</sub> -PU             | Schmitt Trigger High to Low Threshold Point with Pull-up Resistor<br>Enabled   |      |      | 1.16             | V    |
| V <sub>T</sub> + <sub>PD</sub> | Schmitt Trigger Low to High Threshold Point with Pull-down<br>Resistor Enabled | 1.23 | 1.35 | 1.51             | V    |
| V <sub>T</sub> -PD             | Schmitt Trigger High to Low Threshold Point with Pull-down<br>Resistor Enabled | 0.87 | 1.03 | 1.21             | V    |
| lı                             | Input Leakage Current @ V₁ = 1.8V or 0V                                        | -    | -    | ±10µ             | Α    |
| loz                            | Tri-state Output Leakage Current @ V <sub>0</sub> = 1.8V or 0V                 | -    | -    | ±10µ             | Α    |
| Rspu                           | Strong Pull-up Resistor                                                        | -    | -    | -                | Ω    |
| R <sub>PU</sub>                | Pull-up Resistor                                                               | 26k  | 47k  | 72k              | Ω    |
| R <sub>PD</sub>                | Pull-down Resistor                                                             | 27k  | 54k  | 267k             | Ω    |
| V <sub>OL</sub>                | Output Low Voltage                                                             | -    | -    | 0.4              | V    |
| V <sub>OH</sub>                | Output High Voltage                                                            | 2.4  | -    | -                | V    |
| loL                            | Low Level Output Current @ V <sub>OL</sub> (max)                               |      |      |                  |      |



|     | (DS2,DS1,DS0) = '000'                | 4.5  | 7.1  | 10.0 | mA |
|-----|--------------------------------------|------|------|------|----|
|     | (DS2,DS1,DS0) = '001'                | 6.7  | 10.6 | 14.9 | mA |
|     | (DS2,DS1,DS0) = '010'                | 9.0  | 14.1 | 19.7 | mA |
|     | (DS2,DS1,DS0) = '011'                | 11.2 | 17.6 | 24.4 | mA |
|     | (DS2,DS1,DS0) = '100'                | 13.4 | 21.0 | 29.1 | mA |
|     | (DS2,DS1,DS0) = '101'                | 15.6 | 24.4 | 33.6 | mA |
|     | (DS2,DS1,DS0) = '110'                | 17.7 | 27.7 | 38.1 | mA |
|     | (DS2,DS1,DS0) = '111'                | 19.9 | 30.9 | 42.4 | mA |
| Іон | High Level Output Current @ Voн(min) |      |      |      |    |
|     | (DS2,DS1,DS0) = '000'                | 4.5  | 6.5  | 8.7  | mA |
|     | (DS2,DS1,DS0) = '001'                | 6.8  | 9.7  | 13.0 | mA |
|     | (DS2,DS1,DS0) = '010'                | 9.1  | 12.9 | 17.4 | mA |
|     | (DS2,DS1,DS0) = '011'                | 11.3 | 16.1 | 21.6 | mA |
|     | (DS2,DS1,DS0) = '100'                | 13.6 | 19.3 | 25.9 | mA |
|     | (DS2,DS1,DS0) = '101'                | 15.8 | 22.5 | 30.2 | mA |
|     | (DS2,DS1,DS0) = '110'                | 18.1 | 25.7 | 34.5 | mA |
|     | (DS2,DS1,DS0) = '111'                | 20.3 | 28.9 | 38.8 | mA |
|     |                                      |      |      |      |    |

# 3.3.3 Power Domain VDDIO2 DC Characteristics

|                 | Parameter                                   |                | Nom  | Max            | Unit |
|-----------------|---------------------------------------------|----------------|------|----------------|------|
| VIL             | Input Low Voltage                           | -0.3           | -    | 0.35*V<br>DDIO | V    |
| ViH             | Input High Voltage                          | 0.65*V<br>DDIO | -    | 1.98           | V    |
| VT              | Threshold Point                             | 0.83           | 0.91 | 1              | V    |
| V <sub>T+</sub> | Schmitt Trigger Low to High Threshold Point | 0.95           | 1.03 | 1.12           | V    |



| V <sub>T-</sub>                | Schmitt Trigger High to Low Threshold Point                                    | 0.71 | 0.8  | 0.9  | V  |
|--------------------------------|--------------------------------------------------------------------------------|------|------|------|----|
| V <sub>TPU</sub>               | Threshold Point with Pull-up Resistor Enabled                                  | 0.82 | 0.9  | 1    | V  |
| V <sub>TPD</sub>               | Threshold Point with Pull-down Resistor Enabled                                | 0.84 | 0.92 | 1    | ٧  |
| V <sub>T</sub> + <sub>PU</sub> | Schmitt Trigger Low to High Threshold Point with Pull-up Resistor<br>Enabled   | 0.95 | 1.02 | 1.11 | V  |
| V <sub>T</sub> -PU             | Schmitt Trigger High to Low Threshold Point with Pull-up Resistor<br>Enabled   | 0.7  | 0.79 | 0.89 | V  |
|                                | Schmitt Trigger Low to High Threshold Point with Pull-down<br>Resistor Enabled | 0.96 | 1.05 | 1.12 | V  |
| V <sub>T</sub> -PD             | Schmitt Trigger High to Low Threshold Point with Pull-down<br>Resistor Enabled | 0.72 | 0.81 | 0.91 | V  |
| Iı                             | Input Leakage Current @ V₁ = 1.8V or 0V                                        | -    | -    | ±10µ | Α  |
| loz                            | Tri-state Output Leakage Current @ $V_0$ = 1.8V or 0V                          | -    | -    | ±10µ | Α  |
| Rspu                           | Strong Pull-up Resistor                                                        |      | -    | -    | Ω  |
| R <sub>PU</sub>                | Pull-up Resistor                                                               | 55k  | 79k  | 121k | Ω  |
| R <sub>PD</sub>                | Pull-down Resistor                                                             | 51k  | 87k  | 169k | Ω  |
| Vol                            | Output Low Voltage                                                             | -    | -    | 0.45 | V  |
| Vон                            | Output High Voltage                                                            | 1.35 | -    | -    | ٧  |
| loL                            | Low Level Output Current @ V <sub>OL</sub> (max)                               |      |      |      |    |
|                                | (DS1,DS0) = '00'                                                               | 7.6  | 12.8 | 18.0 | mA |
|                                | (DS1,DS0) = '01'                                                               | 15.2 | 25.3 | 35.5 | mA |
|                                | (DS1,DS0) = '10'                                                               | 22.6 | 37.4 | 52.2 | mA |
|                                | (DS1,DS0) = '11'                                                               | 29.7 | 49.0 | 67.9 | mA |
| Іон                            | High Level Output Current @ Voн(min)                                           |      |      |      |    |
|                                | (DS1,DS0) = '00'                                                               | 4.8  | 10.8 | 18.9 | mA |
|                                | (DS1,DS0) = '01'                                                               | 9.5  | 21.5 | 37.4 | mA |



| (DS1,DS0) = '10' | 14.3 | 32.1 | 55.9 | mA |
|------------------|------|------|------|----|
| (DS1,DS0) = '11' | 18.9 | 42.4 | 73.9 | mA |

## 3.4 Audio Codec

## 3.4.1 Electrical Characteristics

Test conditions: CODEC\_AVD=1.8V,VDD=0.9V,TA=25  $^{\circ}$  ,1KHz Sine Input, Fs=48KHz

| Parameter                                      | Symbol            | Condition     | Min           | Тур | Max             | Unit |  |  |  |  |
|------------------------------------------------|-------------------|---------------|---------------|-----|-----------------|------|--|--|--|--|
| Microphone Bias                                |                   |               |               |     |                 |      |  |  |  |  |
| Bias Voltage                                   | V <sub>МІСВ</sub> | -             | 0.8*CODEC_AVD | -   | 0.975*CODEC_AVD | V    |  |  |  |  |
| Bias Current                                   | Імісв             | -             | -             | -   | 3               | mA   |  |  |  |  |
|                                                | Mic               | crophone Gain | Boost PGA     |     |                 |      |  |  |  |  |
| Programmable Gain G <sub>BST</sub> - 0 - 20 dB |                   |               |               |     |                 |      |  |  |  |  |
| Input Resistance                               | R <sub>IN</sub>   | -             | 8             | -   | 88              | ΚΩ   |  |  |  |  |
| Input Capacitance                              | C <sub>IN</sub>   | -             | -             | 10  | -               | pF   |  |  |  |  |
|                                                |                   | ALC PG        | <b>A</b>      |     |                 |      |  |  |  |  |
| Programmable Gain                              | GALC              | -             | -18           | -   | 28.5            | dB   |  |  |  |  |
| Gain Step Size                                 | -                 | -             | -             | 1.5 | -               | dB   |  |  |  |  |
|                                                |                   | ADC           |               |     |                 |      |  |  |  |  |
| Signal to Noise Ratio                          | SNR               | A-weighted    | -             | 90  | -               | dB   |  |  |  |  |
| Total Harmonic Distortion                      | THD               | -3dBFS input  | -             | -81 | -               | dB   |  |  |  |  |
| Channel Separation                             | -                 | -             | -             | 80  | -               | dB   |  |  |  |  |
|                                                | Н                 | eadphone Outp | out Driver    |     |                 |      |  |  |  |  |
| Programmable Gain                              | G <sub>DRV</sub>  | -             | -39           | -   | 6               | dB   |  |  |  |  |
| Gain Step Size                                 | -                 | -             | -             | 1.5 | -               | dB   |  |  |  |  |



| Output Resistance         | R <sub>OUT</sub> | -                       | - | -   | 1 | Ω  |  |
|---------------------------|------------------|-------------------------|---|-----|---|----|--|
| Output Capacitance        | Соит             | -                       | - | 20  | - | pF |  |
| Power Supply Rejection    | P <sub>SRR</sub> | 1KHz                    | - | 55  | - | dB |  |
| Headphone Output          |                  |                         |   |     |   |    |  |
| Signal to Noise Ratio     | SNR              | A-weighted              | - | 92  | - | dB |  |
|                           |                  | 60mW16Ω load            | - | -70 | - | dB |  |
| Total Harmonic Distortion | THD              | 30mW32Ω load            | - | -75 | - | dB |  |
|                           |                  | -3dBFS output 600Ω load | - | -80 | - | dB |  |
| Channel Separation        | -                | -                       | - | 80  | - | dB |  |

## 3.4.2 Analog Interface Description

## 3.4.2.1 Microphone input



There are two inputs channels named left ADC channel and right ADC channel. In the each channel, there are two inputs which are configured as differential input by the microphone PGA(MICL and MICR).

In the left channel, microphone inputs are MICPL and MICNL. In the right channel, microphone inputs are MICPR and MICRL.

Microphone PGA has a gain range from 0dB to 20dB.

### 3.4.2.2 ALC

Automatic Level Control (ALC) function is included to adjust the signal level, which is input into ADC. ALC will measure the signal magnitude and compare it to defined threshold. Then it will adjust the ALC controlled PAG (ALC\_L and ALC\_R) gain according to the comparison result.



The programmable gain range of ALC controlled PAG is from -18dB to +28.5dB. The tuning step is 1.5dB.

#### **3.4.2.3 DAC OUTPUT**

Support headphone output or line output configurations. The output can drive load through DC-blocking capacitor.

In the configuration using DC-blocking capacitor, shown in the following figure, the headphone ground is connected to the real ground. The capacitance and the resistance determine the lower cut-off frequency. For instance, if  $600\Omega$  load and 4.7uF DC-blocking capacitor is used, the lower cut-off frequency is:

$$f = \frac{1}{2 \times RC} = \frac{1}{2 \times 600 \times 4.7 \times 10^{-6}} = 56.5 Hz$$

The DC-blocking capacitor can be increased to lower the cut-off frequency for better bass response.



The out driver has a gain range from -39dB to +6dB with a tuning step of 1.5dB.

#### 3.4.2.4 Microphone Bias

The output of the Microphone bias is used for bias external microphones. The bias voltage can vary from 0.8\*CODEC\_AVDD to 0.975\* CODEC\_AVDD with a step of 0.025\* CODEC\_AVDD.

Microphone PGA has four gains to amplify the input signal, that is, 0dB, 20dB, 30dB and 40dB.

#### 3.5 MIPI Tx D-PHY

MIPI D-PHY contains tunable source termination and pre-emphasis to enable high speed operation. The Transceiver meets the AC specification below across all operating conditions specified.



## 3.5.1 DC Specifications

**Table 3-5 HS Transmitter DC Specifications** 

| Parameter         | Description                                                                   | Min | Nom | Max  | Unit | Note |
|-------------------|-------------------------------------------------------------------------------|-----|-----|------|------|------|
| V <sub>СМТХ</sub> | HS TX static Common-mode voltage                                              | 150 | 200 | 250  | mV   | 1    |
|                   | V <sub>CMTX</sub> mismatch when output is Differential-1 or<br>Differential-0 | ı   | 5   | ı    | mV   | 2    |
| V <sub>OD</sub>   | HS transmit differential voltage                                              | 140 | 200 | 270  | mV   | 1    |
| ⊿Vod              | V <sub>OD</sub> mismatch when output is Differential-1 or<br>Differential-0   | ı   | ı   | 14   | mV   | 2    |
| Vohhs             | HS output high voltage                                                        | ı   | -   | 360  | mV   | 1    |
| Zos               | Single ended output impedance                                                 | 40  | 50  | 62.5 | ohm  | -    |
| ⊿Zos              | Single ended output impedance mismatch                                        | -   | -   | 10   | %    | -    |

#### **NOTES:**

- 1. Value when driving into load impedance anywhere in the  $Z_{\text{ID}}$  range
- 2. It is recommended that the implementer minimize  $\triangle V_{OD}$  and  $\triangle V_{CMTX(1,0)}$  in order to minimize radiation and optimize signal integrity

**Table 3-6 LP Transmitter DC Specification** 

| Parameter        | Description                        | Min  | Nom | Max  | Unit | Note |
|------------------|------------------------------------|------|-----|------|------|------|
| Vон              | The venin output high level        | 1.08 | 1.2 | 1.32 | V    | -    |
| VoL              | The venin output low level         | -50  | -   | 50   | mV   | -    |
| Z <sub>OLP</sub> | Output impedance of LP transmitter | 110  | -   | 1    | Ω    | 1    |

### **NOTES:**

1. Though no maximum value for  $Z_{OLP}$  is specified. The LP transmitter output impedance shall ensure that the  $T_{RLP}/T_{FLP}$  specification is met



## 3.5.2 AC Specifications

**Table 3-7 HS Transmitter AC Specifications** 

| Parameter       | Description                                 | Min | Nom | Max  | Unit               | Note |
|-----------------|---------------------------------------------|-----|-----|------|--------------------|------|
| △Vcmtx(HF)      | Common-mode variations above 450MHz         | -   | -   | 15   | $mV_{RMS}$         | -    |
| △Vcmtx(lf)      | Common-mode variations between 50MHz-450MHz | -   | -   | 25   | mV <sub>PEAK</sub> | -    |
|                 | 20%-80% rise time and fall time             | -   | -   | 0.3  | UI                 | 1,2  |
|                 |                                             | -   | -   | 0.35 | UI                 | 1,3  |
| $T_R$ and $T_F$ |                                             | 100 | -   | -    | ps                 | 4    |
|                 |                                             | -   | -   | 0.4  | UI                 | 5    |
|                 |                                             | 50  | -   | -    | ps                 | 6    |

#### **NOTES:**

- 1. UI is equal to 1/(2\*fh)
- 2. Applicable when supporting maximum HS bit rates ≤ 1 Gbps (UI≥1ns)
- 3. Applicable when supporting maximum HS bit rates > 1 Gbps(UI≤1ns) but less than 1.5 Gbps(UI ≥ 0.667ns)
- 4. Applicable when supporting maximum HS bit rates ≤ 1.5 Gbps. However, to avoid excessive radiation, bit rates ≤ 1.5 Gbps should not use values below 100 ps and bit rates ≤ 1.5 Gbps should not use values below 150 ps

**Table 3-8 LP Transmitter AC specifications** 

| Parameter                          |                | Description                                                                        | Min | Nom | Max | Unit | Note |
|------------------------------------|----------------|------------------------------------------------------------------------------------|-----|-----|-----|------|------|
| T <sub>RLP</sub> /T <sub>FLP</sub> | 15%-85% rise t | ime and fall time                                                                  | -   | -   | 25  | ns   | 1    |
| T <sub>REOT</sub>                  | 30%-85% rise t | ime and fall time                                                                  | ı   | -   | 35  | ns   | 5,6  |
| T <sub>LP-PULSE-TX</sub>           |                | First LP exclusive-OR clock pulse after stop state or last pulse before stop state | 40  | -   | 0.4 | ns   | 4    |
|                                    |                | All other pulses                                                                   | 20  | -   | -   |      |      |



| T <sub>LP-PER-TX</sub>               | Period of the LP exclusive-OR clock                          | 90                                              | - | -   | ns    | -                |
|--------------------------------------|--------------------------------------------------------------|-------------------------------------------------|---|-----|-------|------------------|
| $\delta$ V/ $\delta$ t <sub>SR</sub> | Slew rate @ C <sub>LOAD</sub> = 0pF                          | -                                               | - | 500 | mV/ns | 1,3,7,8          |
|                                      | Slew rate @ C <sub>LOAD</sub> = 5pF                          | -                                               | - | 300 | mV/ns | 1,3,7,8          |
|                                      | Slew rate @ C <sub>LOAD</sub> = 20pF                         | -                                               | - | 250 | mV/ns | 1,3,7,8          |
|                                      | Slew rate @ C <sub>LOAD</sub> = 70pF                         | -                                               | - | 150 | mV/ns | 1,3,7,8          |
|                                      | Slew rate @ C <sub>LOAD</sub> = 0 to 70pF(Falling Edge Only) | 30                                              | - | -   | mV/ns | 1,2,3,12         |
|                                      |                                                              | 25                                              | - | -   | mV/ns | 1,2,13,1<br>6    |
|                                      | Slew rate @ C <sub>LOAD</sub> = 0 to 70pF(Rising Edge Only)  | 30                                              | - | -   | mV/ns | 1,3,9,12         |
|                                      |                                                              | 25                                              | - | -   | mV/ns | 1,3,13,1<br>5    |
|                                      | Slew rate @ C <sub>LOAD</sub> = 0 to 70pF(Rising Edge Only)  | 30-<br>0.075*<br>(V <sub>O,INS</sub><br>T - 700 | - | -   | mV/ns | 1,3,10,1<br>1,12 |
|                                      |                                                              | 30-<br>0.075*<br>(Vo,ins<br>t - 700             | - | -   | -     | 1,3,10,1<br>4,13 |
| CLOAD                                | Load capacitance                                             | 0                                               | - | 70  | pF    | 1                |

#### **NOTES:**

- 1.  $C_{LOAD}$  includes the low-frequency equivalent transmission line capacitance. The capacitance of TX and RX are assumed to always be  $\leq$  10 pF. The distributed line capacitance can be up to 50 pF for a transmission line with 2ns delay
- 2. When the output voltage is between 400mV and 930mV
- 3. Measured as average across any 50mV segment of the output signal transition
- 4. This parameter value can be lower than TLPX due to differences in rise vs. fall signal slopes and trip levels and mismatches between Dp and Dn LP transmitters
- 5. The rise-time of T<sub>REOT</sub> starts from the HS common-level at the moment the differential amplitude drops below 70mV, due to stopping the differential drive



- 6. With an additional load capacitance C<sub>CM</sub> between 0 and 60pF on the termination center tap at RX side of the Lane
- 7. This value represents a corner point in a piecewise linear curve
- 8. When the output voltage is in the range specified by VPIN(absmax)
- 9. When the output voltage is between 400mV and 700mV
- 10. Where V<sub>O,INST</sub> is the instantaneous output voltage, VDP or VDN, in millivolts
- 11. When the output voltage is between 700mV and 930mV
- 12. Applicable when the supported data rate ≤ 1.5 Gbps
- 13. Applicable when the supported data rate > 1.5 Gbps
- 14. When the output voltage is between 550mV and 790mV
- 15. When the output voltage is between 400mV and 550mV
- 16. When the output voltage is between 400mV and 790mV

#### 3.6 MIPI Rx D-PHY

MIPI D-PHY meets the DC and AC specification below across all operating conditions specified.

### 3.6.1 DC Specifications

**Table 3-9 HS Receiver DC Specifications** 

| Parameter             | Description                                      | Min | Nom | Max | Unit | Note |
|-----------------------|--------------------------------------------------|-----|-----|-----|------|------|
| V <sub>CMRX(DC)</sub> | Common-mode voltage HS receive                   | 70  | -   | 300 | mV   | 1,2  |
| VIDTH                 | Differential input high threshold                | -   | -   | 70  | mV   | 3    |
|                       |                                                  | -   | -   | 40  | mV   | 4    |
| V <sub>IDTL</sub>     | Differential input low threshold                 | -70 | -   | -   | mV   | 3    |
|                       |                                                  | -40 | -   | -   | mV   | 4    |
| V <sub>IHHS</sub>     | Single-ended input high voltage                  | -   | -   | 460 | mV   | 1    |
| VILHS                 | Single-ended input low voltage                   | -40 | -   | -   | mV   | 1    |
| V <sub>TERM-EN</sub>  | Single ended threshold for HS termination enable | -   | -   | 450 | mV   | -    |



|  | $Z_{\text{ID}}$ | Differential input impedance | 80 | 100 | 125 | ohm | - |  |
|--|-----------------|------------------------------|----|-----|-----|-----|---|--|
|--|-----------------|------------------------------|----|-----|-----|-----|---|--|

### **NOTES:**

- 1. Excluding possible additional RF interference of 100mV peak sine wave beyond 450MHz
- 2. This table value includes a ground difference of 50mV between the transmitter and the receiver, the static common-mode level tolerance and variations below 450MHz
- 3. For devices supporting data rates ≤ 1.5 Gbps
- 4. For devices supporting data rates > 1.5 Gbps

**Table 3-10 LP Receiver DC Specification** 

| Parameter            | Description                             | Min | Nom | Max | Unit | Note |
|----------------------|-----------------------------------------|-----|-----|-----|------|------|
| V <sub>IH</sub>      | Logic 1 input voltage                   | 880 | -   | -   | mV   | 1    |
|                      |                                         | 740 | -   | -   | mV   | 2    |
| VıL                  | Logic 0 input voltage, not in ULP state | -   | -   | 550 | mV   | -    |
| V <sub>IL-ULPS</sub> | Logic 0 input voltage, ULP state        | ı   | -   | 300 | mV   | -    |
| V <sub>HYST</sub>    | Input hysteresis                        | 25  | -   | -   | mV   | -    |

## **NOTES:**

- 1. Applicable when the supported data rate ≤ 1.5 Gbps
- 2. Applicable when the supported data rate > 1.5 Gbps

## 3.6.2 AC Specifications

**Table 3-11 HS Receiver AC Specifications** 

| Parameter                       | Description                            | Min | Nom | Max | Unit | Note  |
|---------------------------------|----------------------------------------|-----|-----|-----|------|-------|
| ∠Vcmrx(HF)                      | Common-mode interference beyond 450MHz | -   | -   | 100 | mV   | 2,5   |
|                                 |                                        | -   | -   | 50  | mV   | 2,6   |
| $\triangle V_{\text{CMRX(LF)}}$ | Common-mode interference 50MHz-450MHz  | -50 | -   | 50  | mV   | 1,4,5 |
|                                 |                                        | -25 | -   | 25  | mV   | 1,4,6 |



| CCM | Common-mode termination | - | - | 60 | pF | 3 | ] |
|-----|-------------------------|---|---|----|----|---|---|
|-----|-------------------------|---|---|----|----|---|---|

### **NOTES:**

- 1. Excluding 'static' ground shift of 50mV
- 2.  $\triangle V_{CMRX(HF)}$  is the peak amplitude of a sine wave superimposed on the receiver inputs
- 3. For higher bit rates a 14pF capacitor will be needed to meet the common-mode return loss specification
- 4. Voltage difference compared to the DC average common-mode potential
- 5. For devices supporting data rates ≤ 1.5 Gbps
- 6. For devices supporting data rates > 1.5 Gbps

**Table 3-12 LP Receiver AC specifications** 

| Parameter           | Description                  | Min | Nom | Max | Unit | Note  |
|---------------------|------------------------------|-----|-----|-----|------|-------|
| <b>e</b> spike      | Input pulse rejection        | -   | -   | 300 | V.ps | 1,2,3 |
| T <sub>MIN-RX</sub> | Minimum pulse width response | 20  | -   | -   | ns   | 4     |
| VINT                | Peak interference amplitude  | -   | -   | 200 | mV   | -     |
| fint                | Interference frequency       | 450 | -   | -   | MHz  | -     |

#### **NOTES**:

- 1. Time-voltage integration of a spike above  $V_{IL}$  when being in LP-0 state or below  $V_{IH}$  when being in LP-1 state
- 2. An impulse less than this will not change the receiver state
- 3. In addition to the required glitch rejection, implementers shall ensure rejection of known RF-interferers
- 4. An input pulse greater than this shall toggle the output

#### 3.7 USB 2.0 OTG PHY

### 3.7.1 DC/AC Specifications

**Table 3-13 Transmitter Specification** 



| Description                                                                           | Min   | Тур  | Max   | Unit |
|---------------------------------------------------------------------------------------|-------|------|-------|------|
| USB_AVD33                                                                             | 3.0   | 3.3  | 3.6   | V    |
| USB_AVD09                                                                             | 0.81  | 0.9  | 0.99  | V    |
| High input level(V <sub>IH</sub> )                                                    | -     | 1.2  | -     | V    |
| Low input level(V <sub>I</sub> L)                                                     | -     | 0    | -     | V    |
| Output resistance( $R_{OUT}$ ) Classic mode( $V_{OUT} = 0$ or 3.3V) HS                | 40.5  | 45   | 49.5  | ohms |
| $mode(V_{OUT} = 0 \text{ to } 800\text{mV})$                                          | 40.5  | 45   | 49.5  | ohms |
| Output capacitance(seen from D+ or D-)(Cou⊤)                                          | -     | -    | 3     | pF   |
| Differential output signal high Classic(LS/FS); Io = 0mA(V <sub>OH</sub> )            | 2.97  | 3.3  | 3.63  | V    |
| Classic(LS/FS); I <sub>O</sub> = 6mA                                                  | 2.2   | 2.7  | -     | -    |
| HS mode; I <sub>0</sub> = 0mA                                                         | 360   | 400  | 440   | mV   |
| Differential output signal low Classic(LS/FS); I <sub>O</sub> = 0mA(V <sub>OL</sub> ) | -0.33 | 0    | 0.33  | V    |
| Classic(LS/FS); I <sub>O</sub> = 6mA                                                  | -     | 0.3  | 0.8   | •    |
| HS mode; $I_0 = 0$ mA                                                                 | -40   | 0    | 40    | mV   |
| Output Common Mode Voltage Classic(LS/FS) mode(V <sub>M</sub> )                       | 1.45  | 1.65 | 1.85  | V    |
| HS mode                                                                               | 0.175 | 0.2  | 0.225 | V    |
| Rise and fall time LS mode                                                            | 75    | 87.5 | 300   | ns   |
| (T <sub>R</sub> /T <sub>F</sub> ) FS mode                                             | 4     | 12   | 20    | ns   |
| HS mode                                                                               | 0.8   | 1.0  | 1.2   | ns   |
| Vring into load                                                                       | -     | -    | 10    | %    |
| Propagation delay(data to D+/D-) LS mode                                              | 30    | TDD  | 300   | ns   |
| FS mode                                                                               | 0     | TBD  | 12    | ns   |
| HS mode                                                                               | -     |      | -     | ns   |
| Propagation delay(tx_en to D+/D-) Classic mode (TPZH/TPZL)                            | -     | -    | 2     | ns   |
| HS mode                                                                               | -     | -    | 2     | ns   |



| Adaptive termination acquisition | - | - | 7.5 | 7.5MHz<br>Cycles |  |
|----------------------------------|---|---|-----|------------------|--|
|----------------------------------|---|---|-----|------------------|--|

# **Table 3-14 Receiver Specifications**

| Description                                       | Min | Тур   | Max | Unit |
|---------------------------------------------------|-----|-------|-----|------|
| USB_AVD33                                         | 3.0 | 3.3   | 3.6 | V    |
| Receiver sensitivity(RSENS)                       |     |       |     |      |
| Classic mode                                      |     | +-250 |     | mV   |
| HS mode                                           |     | +-25  |     | mV   |
| Receiver common mode(RCM)                         |     |       |     |      |
| Classic mode                                      | 0.8 | 1.65  | 2.5 | V    |
| HS mode(differential and squelch comparator)      | 0.1 | 0.2   | 0.3 | V    |
| HS mode(disconnect comparator)                    | 0.5 | 0.6   | 0.7 | V    |
| Input capacitance(seen at D+ or D-)               | -   | -     | 3   | pF   |
| Squelch threshold                                 | 100 | -     | 150 | mV   |
| Disconnect threshold                              | 570 | 600   | 664 | mV   |
| High output level(V <sub>OH</sub> )               | -   | 1.8   | -   | V    |
| Low output level(V <sub>OL</sub> )                | -   | 0     | -   | V    |
| Propagation delay(TP)                             |     |       |     |      |
| Classic mode(D+/D- to cl_diff_rx)                 |     |       | 16  | ns   |
| Classic mode(D+/D- to se_datap_rx or se_datam_rx) |     |       | 8   | ns   |
| HS mode(D+/D- to input of DLL)                    |     |       | 1   | ns   |

# **Table 3-15 Reference Specification**

| Description | Min | Тур | Max | Unit |
|-------------|-----|-----|-----|------|
| VCCBG       | 3.0 | 3.3 | 3.6 | V    |



| Bandgap voltage(5% tolerance)            | 1.18 | 1.25 | 1.312 | V  |
|------------------------------------------|------|------|-------|----|
| Current reference(2% tolerance)          | 290  | 300  | 306   | uA |
| Power                                    | -    | -    | 6     | mW |
| Reference_en to stable voltage reference | -    | -    | 4     | us |

**Table 3-16 Clock and Data Recovery Specification** 

| Description                                                                                                                              | Min  | Тур | Max  | Unit            |
|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-----------------|
| USB_AVD09                                                                                                                                | 0.81 | 0.9 | 0.99 | V               |
| Bit loss  *The total bit loss through a receive path is 4 bit times. This is divided between the Rx un-squelching circuitry and the DLL. | -    | -   | 4    | bits            |
| Latency(intrinsic)                                                                                                                       | -    | -   | 4    | clock<br>cycles |
| Latency(elasticity buffer)                                                                                                               | -    | -   | 17   | clock<br>cycles |



Figure 3-1 Single Ended Signal Swing D

**Differential Signal Swing** 

**Table 3-17 VBUS DC Parameters** 

| Parameter | Symbol | Min | Тур | Max | Unit |  |
|-----------|--------|-----|-----|-----|------|--|
|-----------|--------|-----|-----|-----|------|--|



| VBUS Voltage                           |         |        |     |      |    |  |  |
|----------------------------------------|---------|--------|-----|------|----|--|--|
| VBUS Output Voltage                    | VBUS    | 4.6    | -   | 5.25 | V  |  |  |
| VBUS_VALID Comparator Threshold        | -       | 4.4    | 4.5 | 4.6  | V  |  |  |
| SESSION_VALID Comparator Threshold     | -       | 1.0    | 1.4 | 1.8  | V  |  |  |
| B_SESSION_END Comparator Threshold     | -       | 0.4    | 0.5 | 0.6  | V  |  |  |
| Pullup/Pulldown Resistor Specification | s(DP,DM | I,UID) |     |      |    |  |  |
| Pulldown Resistor on DP                | -       | 14.5   | 15  | 16   | ΚΩ |  |  |
| Pulldown Resistor on DM                | -       | 14.5   | 15  | 16   | ΚΩ |  |  |
| Pullup Resistor on DP                  | -       | 2.35   | 2.4 | 2.5  | ΚΩ |  |  |
| Pullup Resistor in DM                  | -       | 2.35   | 2.4 | 2.5  | ΚΩ |  |  |
| UID Pullup Resistor                    | -       | 160    | 200 | 240  | ΚΩ |  |  |

## 3.8 Power On, Reset and BOOT

## 3.8.1 Power-On Timing

The external voltage regulator and other power-on devices must provide the T40N processor with a specific sequence of power and resets to ensure proper operation. Figure 3-2 shows this sequence and Table 3-18 gives the timing parameters. Following are the name of the power.

- VDD09: all 0.9V power supplies: VDD, CSI\_VCC09, DSI\_VCCA09, USB\_AVDD09, PLL\_VDD
- VMEM: DDRVDD, VDDMEM
- VDDIO18: all other digital IO: VDDIO, VDDIO18, VDDIO18\_DVP, VDDIO3318\_DVP, PLL\_AVDD, SADC\_AVDD, CODEC\_AVDD, USB\_AVD18, CSI\_VCCA18, DSI\_VCCA18, DDRPLL\_VCCA
- VDDIO33: VDDIO33, VDDIO3318\_DVP, USB\_AVD33

**Table 3-18 Power-On Timing Parameters** 



| Symbol                 | Parameter                                                | Min                | Max | Unit              |
|------------------------|----------------------------------------------------------|--------------------|-----|-------------------|
| t <sub>R_VDDIO18</sub> | VDDIO18 rise time <sup>[1]</sup>                         | 0                  | -   | ms                |
| t <sub>D_VMEM</sub>    | Delay between VDDIO18 arriving 50% to VMEM arriving 50%  | 0                  | -   | ms                |
| td_vddio33             | Delay between VMEM arriving 50% to VDDIO33 arriving 50%  | 0                  | -   | ms                |
| td_vddo9               | Delay between VDDIO33 arriving 50% to VDD09 arriving 50% | 0                  | -   | ms                |
| t <sub>D_PPRST_</sub>  | Delay between VDDIO18 stable and PPRST_ de-asserted      | TBD <sup>[2]</sup> | -   | ms <sup>[2]</sup> |

## **NOTES:**

- [1]: The power rise time is defined as 10% to 90%.
- [2]: The PPRST\_ must be kept at least 100us. After PPRST\_ is de-asserted, the corresponding chip reset will be extended at least 40ms.



PPRST\_ reset mode





POR reset mode

Figure 3-2 Power-On Timing Diagram

#### 3.8.2 Reset procedure

There are 3 reset sources: 1. PPRST\_ pin reset; 2. POR hardware reset and 3.WDT timeout reset . After reset, program start from boot.

#### PPRST\_ pin reset.

This reset is triggered when PPRST\_ pin is put to logic 0. It happens in power on RTC power and RESET-KEY pressed to reset the chip from unknown dead state. The reset end time is about 1M EXCLK cycles after rising edge of PPRST\_.

### POR(Power-On-Reset) hardware reset.

The chip POR circuit provides reliable reset function for general applications. Powered by 1.8V analog supply and monitors 0.8V digital and 1.8V analog supply. It generates reset signal to digital logic. Set low if analog supply or digital supply is below the threshold voltage(typical 1.35V threshold for 1.8V supply and 0.6V threshold for 0.8V supply), and will be set high if both of analog supply and digital supply exceed the threshold voltage.



#### WDT reset.

This reset happens in case of WDT timeout. The reset keeps for about a few RTCLK cycles.

After reset, all GPIO shared pins are put to GPIO input function(excluded JTAG pins) and most of their internal pull-up/down resistor are set to on, see "2.5Pin Description" for details. The oscillators are on.

#### 3.8.3 **BOOT**

The boot sequence of the T40N is controlled by boot\_sel[1:0]. The configuration is shown as follow:

boot\_sel[1:0]

Boot method

MMC/SD boot @ MSC0 (MMC/SD use GPIO Port B.

MSC1 use GPIO Port C)

SFC boot @ CS4 (SPI boot)

NOR boot @ CS2(just for FPGA testing)

USB boot @USB2.0 device, EXTCLK=24MHz

**Table 3-19 Boot Configuration of T40N** 

#### Note:

- 1. When SFC boot start failure, the program in bootrom will go into MSC0 boot, If it is boot from MMC/SD card at MSC0, its function pins MSC0\_D0, MSC0\_CLK, MSC0\_CMD are initialized, the boot program loads the maximum 100KB code from MMC/SD card to cache and jump to it. Only one data bus which is MSC1\_D0 is used.
- 2. When MSC0 boot start failure, the program in bootrom will go into MSC1 boot. If it is boot from MMC/SD card at MSC1, its function pins MSC1\_D0, MSC1\_CLK, MSC1\_CMD are initialized, the boot program loads the maximum 100KB code from MMC/SD card to cache and jump to it. Only one data bus which is MSC1\_D0 is used. If MSC1 boot start failure, jump to USB boot.





Figure 3-3 Boot sequence diagram of T40N

As shown in boot sequence Block Diagram, After reset, the boot program on the internal boot ROM executes as follows:

- 1 Disable all interrupts and read boot sel[0] and boot sel[1] to determine the boot method.
- 2 There 26KB backup reading failed, the 26KB backup at 128th, 256 th, ..., and finally 1024th page will be tried in consecutive order.
- 3 If it is boot from MMC/SD card at MSC0, its function pins MSC0\_D0, MSC0\_CLK, MSC0\_CMD are initialized, the boot program loads the maximum 100KB code from MMC/SD card to cache and jump to it. Only one data bus which is MSC0\_D0 is used.
- 4 If it is boot from USB, a block of code will be received through USB cable connected with host PC and be stored in cache. Then branch to this area in cache.
- 5 If it is boot from SPI nor/nand at SFC, its function pins SFC\_CLK,SFC\_CE, SFC\_DR,SFC\_DT, SFC\_WP,SFC\_HOLD are initialized,the boot program loads the maximum 100KB code from SPI NAND/NOR flash to cache and jump to it.