# T10 Smart Video Processor

**Data Sheet** 

Release Date: Jun. 14, 2016



**T10 Smart Video Processor** 

**Data Sheet** 

Copyright © 2005-2015 Ingenic Semiconductor Co. Ltd. All rights reserved.

Disclaimer

This documentation is provided for use with Ingenic products. No license to Ingenic property rights is granted. Ingenic assumes no liability, provides no warranty either expressed or implied relating to the usage, or intellectual property right infringement except as provided for by Ingenic Terms and

Conditions of Sale.

Ingenic products are not designed for and should not be used in any medical or life sustaining or

supporting equipment.

All information in this document should be treated as preliminary. Ingenic may make changes to this

document without notice. Anyone relying on this documentation should contact Ingenic for the current

documentation and errata.

Ingenic Semiconductor Co., Ltd.

Ingenic Headquarters, Zhongguancun Software Park,

Dongbeiwang West Road, Haidian District, Beijing, China,

Tel: 86-10-56345000

Fax: 86-10-56345001

Http://www.ingenic.com



# **CONTENTS**

| 1 | Ove   | erview                     | 1       |
|---|-------|----------------------------|---------|
| 1 | .1    | Block Diagram              | 2       |
| 1 | .2    | Features                   | 2       |
|   | 1.2.1 | I CPU                      | 2       |
|   | 1.2.2 | 2 VPU                      | 3       |
|   | 1.2.3 | 3 ISP                      | 3       |
|   | 1.2.4 | Image post processor(IPU)  | 3       |
|   | 1.2.5 | 5 Video input              | 4       |
|   | 1.2.6 | 6 Audio                    | 4       |
|   | 1.2.7 | 7 Memory Interface         | 4       |
|   | 1.2.8 | System Functions           | 4       |
|   | 1.2.9 | Peripherals                | 6       |
|   | 1.2.1 | 10 Bootrom                 | 8       |
| 1 | .3    | Characteristic             | 9       |
| 2 | Pad   | ckaging and Pinout Inform  | ation10 |
| 2 | .1    | Overview                   | 10      |
| 2 | .2    | Solder Process             | 10      |
| 2 | .3    | Moisture Sensitivity Level | 10      |
| 2 | .4    | T10 Package                | 11      |
| 2 | .5    | Pin Description [1][2]     | 13      |
|   | 2.5.1 | I DDR                      | 13      |
|   | 2.5.2 | 2 DVP/Static Memory        | 13      |
|   | 2.5.3 | 3 GPIO                     | 14      |
|   | 2.5.4 | 4 MSCx                     | 15      |
|   | 2.5.5 | 5 I2C                      | 16      |
|   | 2.5.6 | 6 PWM                      | 16      |
|   | 2.5.7 | 7 MAC(RMII)                | 17      |
|   | 2.5.8 | B UART/JTAG                | 18      |
|   | 2.5.9 | SFC/SSI/OTG                | 19      |
|   | 2.5.1 | 10 System                  | 19      |
|   | 2.5.1 | 11 Digital power/ground    | 20      |
|   | 2.5.1 | 12 Analog - OTG            | 21      |
|   | 2.5.1 | 13 Analog - SAR ADC        | 21      |
|   | 2.5.1 | 14 Analog - CODEC          | 21      |
|   | 2.5.1 | 15 Analog - EFUSE          | 22      |
|   | 2.5.1 | 16 Analog - CPM            | 22      |
|   | 2.5.1 | 17 Analog - RTC            | 23      |
| 3 | Ele   | ctrical Specifications     | 24      |
| 3 | .1    | Absolute Maximum Ratings   | 24      |
|   |       |                            |         |

#### **CONTENTS**



| 3.2 | Red               | commended operating conditions | 24 |  |  |  |  |  |  |
|-----|-------------------|--------------------------------|----|--|--|--|--|--|--|
| 3.3 | DC Specifications |                                |    |  |  |  |  |  |  |
| 3.4 | Aud               | lio codec                      | 28 |  |  |  |  |  |  |
| 3.4 | .1                | Microphone input               | 28 |  |  |  |  |  |  |
| 3.4 | .2                | ALC                            | 28 |  |  |  |  |  |  |
| 3.4 | .3                | Headphone output               | 28 |  |  |  |  |  |  |
| 3.4 | .4                | Microphone bias                | 29 |  |  |  |  |  |  |
| 3.5 | Pov               | ver On, Reset and BOOT         | 30 |  |  |  |  |  |  |
| 3.5 | .1                | Power-On Timing                | 30 |  |  |  |  |  |  |
| 3.5 | .2                | Reset procedure                | 31 |  |  |  |  |  |  |
| 3.5 | .3                | BOOT                           | 32 |  |  |  |  |  |  |



# 1 Overview

T10 is a smart video application processor targeting for video devices like mobile camera, security survey, video talking, video analysis and so on. This SOC introduces a kind of innovative architecture to fulfill both high performance computing and high quality image and video encoding requirements addressed by video devices. T10 provides high-speed CPU computing power, excellent image signal process, fluent 1280x1024 resolution video recording.

The CPU (Central Processing Unit) core, equipped with 32kB instruction and 32kB data level 1 cache, and 128kB level 2 cache, operating at 1GHz, and full feature MMU function performs OS related tasks. At the heart of the CPU core is XBurst<sup>®</sup> processor engine. XBurst<sup>®</sup> is an industry leading microprocessor core which delivers superior high performance and best-in-class low power consumption. A hardware floating-point unit which compatible with IEEE754 is also included. The MXU2.0(SIMD128) instruction set has been implemented by XBurst<sup>®</sup> engine, and is one part of the CPU.

With the powerful CPU, T10 supports various computer vision applications, such as face detection, human detection, gesture recognition, and etc. Also people can develop new computer vision application using the MXU2.0 to accelerate it.

The VPU (Video Processing Unit) core is powered with another XBurst<sup>®</sup> processor engine. Together with the on chip video accelerating engine and post processing unit, T10 delivers high video performance. The maximum resolution of 1280x1024 in the format of H.264 are supported in encoding. And 720P@30fps, with VGA@30fps are supported at the same time with maximum performance.

The ISP (Image signal processor) core supports excellent image process with the image coming from raw sensors. It supports DVP interface. With the functions, such as 3A, 2D denoise, 3D denoise, WDR, HDR, lens shading, it can supply maximum resolution 1280x1024 resolution image for view or encoding to store or transfer.

For more quickly and easily to use T10, one 512Mbit DDR2 is integrated.

On-chip modules such as audio CODEC, multi-channel SAR-ADC controller and camera interface offer designers a economical suite of peripherals for video application. WLAN, Bluetooth and expansion options are supported through high-speed SPI and MMC/SD/SDIO host controllers. Other peripherals such as USB OTG, UART and SPI as well as general system resources provide enough computing and connectivity capability for many applications..



# 1.1 Block Diagram



Figure 1-1 T10 Diagram

#### 1.2 Features

#### 1.2.1 CPU

- XBurst<sup>®</sup>-1 core
  - XBurst® RISC instruction set
  - XBurst<sup>®</sup> SIMD128 instruction set
  - XBurst<sup>®</sup> FPU instruction set supporting both single and double floating point format which are IEEE754 compatible
  - XBurst<sup>®</sup> 9-stage pipeline micro-architecture, the operating frequency is 1G.
  - MMU
- 32-entry joint-TLB
- 8 entry Instruction TLB
- 8 entry data TLB
  - L1 Cache
- 32kB instruction cache
- 32kB data cache
  - Hardware debug support
  - 16kB tight coupled memory
- L2 Cache
  - 128kB unify cache



#### 1.2.2 VPU

Include Video Codec and JEPG Codec,

- H.264 encoding up to 960P(1280x960)@40fps
- JPEG compressing up to 100Mega-pixels per second (baseline)

#### 1.2.3 ISP

- Max input resolution 1280x1024 image
- 100 MHZ maximum pixel rate
- Input image up to 12bit RAW or Up to 24bit RGB. Both RGB and YCbCr are supported from SoC sensors.
- Up to 2 output channel. Image crop and downscaler.
- 2-D and 3-D noise reduction filter lead to high levels of noise reduction with minimal effect on edges and textures.
- Single frame and multi-frame WDR/HDR provide high dynamic range in both still and video capture modes.
- Advanced demosaic, colour processing, lens shading, defog, glare, static/dynamic defect pixel and other modules provide high image quality.
- 3A supported.
- Flash timer

## 1.2.4 Image post processor(IPU)

- Input format
  - Separate frame: YUV /YCbCr (4:2:0, 4:2:2, 4:4:4, 4:1:1, NV12/21), RGB888
  - Packaged data: YUV422, RGB888, RGB565, RGB555, YUV444
  - Separate frame in block format: YUV/YCbCr 420
- Output data format
  - RGB (565, 555, 888, AAA)
  - Packaged data YUV422
  - NV12/21
- Color convention coefficient: configurable (CSC enable)
- Minimum input image size (pixel): 4x4
- Maximum input image size (pixel): 8096x8096
- Maximum output image size (pixel)
  - Width: up to 4095
  - Height: up to 4095
- OSD function:
  - Support 5 layers OSD
  - Support all output data format listed above.
  - Support 12 port-duff OSD modes



## 1.2.5 Video input

- Video input
  - DVP Input data format: YUV422, RGB565, RGB555, RAW8, RAW10, RAW12.

#### 1.2.6 Audio

- Integrated Audio codec.
  - 24 bits DAC with 93dB SNR
  - 24 bits ADC with 92dB SNR
  - Support signal-ended and differential microphone input and line input
  - Automatic Level Control (ALC) for smooth audio recording
  - Pure logic process: no need for mixed signal layers and less mask cost
  - Programmable input and output analog gains
  - Digital interpolation and decimation filter integrated
  - Sampling rate 8K/12K/16K/24K/32/44.1K/48K/96K

## 1.2.7 Memory Interface

- Integrated 512Mbits DDR2
- Static memory interface
  - Support 6 external chip selection CS6~1#. Each bank can be configured separately
  - The size and base address of static memory banks are programmable
  - Direct interface to 8-bit bus width external memory interface devices or external static memory to each bank. Read/Write strobe setup time and hold time periods can be programmed and inserted in an access cycle to enable connection to low-speed memory
  - Wait insertion by WAIT pin
  - Automatic wait cycle insertion to prevent data bus collisions in case of consecutive memory accesses to different banks, or a read access followed by a write access to the same bank

#### 1.2.8 System Functions

- Clock generation and power management
  - On-chip 12/24/48MHZ oscillator circuit
  - External 32.768KHZ input
  - One four-chip phase-locked loops (PLL) with programmable multiplier
  - CCLK, HHCLK, H2CLK, PCLK, H0CLK, DDR\_CLK, VPU\_CLK frequency can be changed separately for software by setting registers
  - SSI clock supports 50M clock
  - MSC clock supports 100M clock
  - Functional-unit clock gating
  - Shut down power supply for P0, VPU, GPU, GPS, P1
- Timer and counter unit with PWM output and/or input edge counter



- Provide eight separate channels, six of them have input signal transition edge counter
- 16-bit A counter and 16-bit B counter with auto-reload function every channel
- Support interrupt generation when the A counter underflows
- Three clock sources: RTCLK (real time clock), EXCLK (external clock input), PCLK (APB Bus clock) selected with 1, 4, 16, 64, 256 and 1024 clock dividing selected
- Every channel has PWM output

#### OS timer

- 64-bit counter and 32-bit compare register
- Support interrupt generation when the counter matches the compare register
- Two clock sources: RTCLK (real time clock), HCLK (system bus clock) selected with 1, 4,
   16, 64, 256 and 1024 clock dividing selected

#### Interrupt controller

- Total 64 interrupt sources
- Each interrupt source can be independently enabled
- Priority mechanism to indicate highest priority interrupt
- All the registers are accessed by CPU
- Unmasked interrupts can wake up the chip in sleep mode
- Another set of source, mask and pending registers to serve for PDMA

#### Watchdog timer

- Generates WDT reset
- A 16-bit Data register and a 16-bit counter
- Counter clock uses the input clock selected by software
- PCLK, EXTAL and RTCCLK can be used as the clock for counter
- The division ratio of the clock can be set to 1, 4, 16, 64, 256 and 1024 by software
- Direct memory access controllers
  - Support up to 32 independent DMA channels
  - Descriptor or No-Descriptor Transfer mode compatible with previous JZ SOC
  - Transfer data units: 1-byte, 2-byte, 4-byte, 16-byte, 32-byte, 64-byte, 128-byte
  - Transfer number of data unit: 1 ~ 2<sup>24</sup> 1
  - Independent source and destination port width: 8-bit, 16-bit, 32-bit
  - Fixed three priorities of channel groups: 0~3, highest; 4~11: mid; 12~31: lowest
  - An extra INTC IRQ can be bound to one programmable DMA channel

#### SAR A/D Controller

- 2 Channels
- Resolution: 10-bit
- Integral nonlinearity: ±1 LSB
- Differential nonlinearity: ±0.5 LSB
- Resolution/speed: up to 2MSPS
- Max Frequency: 24MHz
- Low power dissipation: 1.5mW(worst)
- Support multi-touch detect
- Support write control command by software
- Single-end and Differential Conversion Mode



- Support external touch screen controller
- Pin Description
- RTC (Real Time Clock)
  - Need external 32768Hz oscillator for 32k clock generation
  - 32-bits second counter
  - Programmable and adjustable counter to generate accurate 1 Hz clock
  - Alarm interrupt, 1Hz interrupt
  - Stand alone power supply, work in hibernating mode
  - Power down controller
  - Alarm wakeup
  - External pin wakeup with up to 2s glitch filter
- OTP Slave Interface
- Total 512 bits. Lower 192bits are read only, other higher bits are read-able and write-able

#### 1.2.9 Peripherals

- General-Purpose I/O ports
  - Each port can be configured as an input, an output or an alternate function port
  - Each port can be configured as an interrupt source of low/high level or rising/falling edge triggering. Every interrupt source can be masked independently
  - Each port has an internal pull-up or pull-down resistor connected. The pull-up/down resistor can be disabled
  - GPIO output 6 interrupts, 1 for every group, to INTC
- SMB Controller
  - Two-wire SMB serial interface consists of a serial data line (SDA) and a serial clock (SCL)
  - Two speeds
    - Standard mode (100 Kb/s)
    - Fast mode (400 Kb/s)
  - Device clock is identical with pclk
  - Programmable SCL generator
  - Master or slave SMB operation
  - 7-bit addressing/10-bit addressing
  - 16-level transmit and receive FIFOs
  - Interrupt operation
  - The number of devices that you can connect to the same SMB-bus is limited only by the maximum bus capacitance of 400pF
  - APB interface
  - 2 independent SMB channels (SMB0, SMB1)
- One Normal Speed Synchronous serial interfaces (SFC0)
  - 3 protocols support: National's Microwire, TI's SSP, and Motorola's SPI
  - transmit-only or receive-only operation
  - MSB first for command and data transfer, and LSB first for address transfer



- 64 entries x 32 bits wide data FIFO
- one device select
- Configurable sampling point for reception
- Configurable timing parameters: tSLCH, tCHSH and tSHSL
- Configurable flash address wide are supported
- 7 transfer formats: Standard SPI, Dual-Output/Dual-Input SPI, Quad-Output/Quad-Input
   SPI, Dual-I/O SPI, Quad-I/O SPI, Full Dual-I/O SPI, Full Quad-I/O SPI
- two data transfer mode: slave mode and DMA mode
- Configurable 6 phases for software flow
- One Normal Speed Synchronous serial interfaces (SSI0)
  - 3 protocols support: National's Microwire, Tl's SSP, and Motorola's SPI
  - Full-duplex or transmit-only or receive-only operation
  - Programmable transfer order: MSB first or LSB first
  - 128 entries deep x 32 bits wide transmit and receive data FIFOs
  - Configurable normal transfer mode or Interval transfer mode
  - Programmable clock phase and polarity for Motorola's SSI format
  - Two slave select signal (SSI\_CE\_ / SSI\_CE2\_) supporting up to 2 slave devices
  - Back-to-back character transmission/reception mode
  - Loop back mode for testing
- Two UARTs (UART0, UART1)
  - Full-duplex operation
  - 5-, 6-, 7- or 8-bit characters with optional no parity or even or odd parity and with 1, 1½,
     or 2 stop bits
  - 64x8 bit transmit FIFO and 64x11bit receive FIFO
  - Independently controlled transmit, receive (data ready or timeout), line status interrupts
  - Internal diagnostic capability Loopback control and break, parity, overrun and framing-error is provided
  - Separate DMA requests for transmit and receive data services in FIFO mode
  - Supports modem flow control by software or hardware
  - Slow infrared asynchronous interface that conforms to IrDA specification
- Two MMC/SD/SDIO controllers (MSC0, MSC1)
  - Fully compatible with the MMC System Specification version 4.2
  - Support SD Specification 3.0
  - Support SD I/O Specification 1.0 with 1 command channel and 4 data channels
  - Consumer Electronics Advanced Transport Architecture (CE-ATA version 1.1)
  - Maximum data rate is 50MBps
  - Support MMC data width 1bit ,4bit and 8bit
  - Built-in programmable frequency divider for MMC/SD bus
  - Built-in Special Descriptor DMA
  - Maskable hardware interrupt for SDIO interrupt, internal status and FIFO status
  - 128 x 32 built-in data FIFO
  - Multi-SD function support including multiple I/O and combined I/O and memory
  - IRQ supported enable card to interrupt MMC/SD controller



- Single or multi block access to the card including erase operation
- Stream access to the MMC card
- Supports SDIO read wait, interrupt detection during 1-bit or 4-bit access
- Supports CE-ATA digital protocol commands
- Support Command Completion Signal and interrupt to CPU
- Command Completion Signal disable feature
- The maximum block length is 4096bytes

#### USB 2.0 OTG interface

- Complies with the USB 2.0 standard for high-speed (480 Mbps) functions and with the
   On-The-Go supplement to the USB 2.0 specification
- Operates either as the function controller of a high- /full-speed USB peripheral or as the host/peripheral in point-to-point or multi-point communications with other USB functions
- Supports Session Request Protocol (SRP) and Host Negotiation Protocol (HNP)
- UTMI+ Level 3 Transceiver Interface
- Soft connect/disconnect
- 16 Endpoints:
- Dedicate FIFO
- Supports control, interrupt, ISO and bulk transfer

#### 1.2.10 **Bootrom**

16kB Boot ROM memory



# 1.3 Characteristic

| Item                 | Characteristic                      |
|----------------------|-------------------------------------|
| Process Technology   | 40nm CMOS low power                 |
| Power supply voltage | General purpose I/O: 1.6~3.6V       |
|                      | DDR I/O for DDR2: 1.8V± 0.1V        |
|                      | RTC I/O: 1.8V~3.6V                  |
|                      | EFUSE programming: 2.5V± 10%        |
|                      | Analog power supply 1: 2.5V± 10%    |
|                      | Analog power supply 2: 3.3V± 10%    |
|                      | Core: 1.1 -0.1/+0.2 V               |
| Package              | BGA181 10mm x 10mm x 1.22mm, 0.65mm |
|                      | pitch                               |
| Operating frequency  | 1GHz                                |



# 2 Packaging and Pinout Information

#### 2.1 Overview

T10 processor is offered in 188-pin LFBGA package, which is 10mm x 10mm x 1.22mm outline, 15 x 15 matrix ball grid array and 0.65mm ball pitch, show in Figure 2-1. The T10 pin to ball assignment is show in Figure 2-2.

The detailed pin description is listed in Table 2-1~ Table 2-18.

#### 2.2 Solder Process

T10 package is lead-free. It's reflow profile follows the IPC/JEDEC lead-free reflow profile as contained in <u>J-STD-020C</u>.

# 2.3 Moisture Sensitivity Level

T10 package moisture sensitivity is level 3.



# 2.4 T10 Package



Figure 2-1 T10 package outline drawing



|   | T10 Ball Assignment Ver1.0 BGA181, 10mm X 1.0mm X 1.22mm, 0.65pitch, top view |                    |                  |                   |                  |                                    |                                |                         |                           |                           |                            |                          |                             |                         |                                   |   |
|---|-------------------------------------------------------------------------------|--------------------|------------------|-------------------|------------------|------------------------------------|--------------------------------|-------------------------|---------------------------|---------------------------|----------------------------|--------------------------|-----------------------------|-------------------------|-----------------------------------|---|
|   |                                                                               |                    |                  | BGA18             |                  |                                    |                                |                         | <u> </u>                  | 5pitcl                    | n, top                     | view                     | _                           |                         |                                   |   |
| 0 | 1                                                                             | 2                  | 3                | 4                 | 5                | 6                                  | 7                              | 8                       | 9                         | 10                        | 11                         | 12                       | 13                          | 14                      | 15                                | 0 |
| A |                                                                               | GPIO_PC<br>17      | MSC1_D3<br>_PC07 | MSC1_CL<br>K_PC02 | MSC1_D1<br>_PC05 | SSI0_GP<br>C_DRV_V<br>BUS_PC1<br>3 | SSI0_CLK<br>_DMIC_C<br>LK_PC15 | DMIC_DA                 | CS2_SMB<br>0_SDA_P<br>A12 | GPIO_PA<br>20             | GPIO_PA<br>18              | SA2_DVP<br>_D10_PA<br>10 | SD7_DVP<br>_D7_PA0<br>7     | SD6_DVP<br>_D6_PA0<br>6 | SD1_DVP<br>_D1_PA0<br>1           | A |
| В | PWM1_C<br>LK32K_O<br>UT_PB18                                                  |                    | MSC1_D2<br>_PC06 | MSC1_C<br>MD_PC03 | MSC1_D0<br>_PC04 | SSI0_CE0<br>_PC16                  | SSI0_DR_<br>DMIC_DA<br>T0_PC11 | SSI0_CE1<br>_PC14       | RD_SMB0<br>_SCK_PA<br>13  | GPIO_PA<br>21             | GPIO_PA<br>19              | CS1_DVP<br>_D11_PA<br>11 | SA0_DVP<br>_D8_PA0<br>8     | SD5_DVP<br>_D5_PA0<br>5 | SD0_DVP<br>_D0_PA0<br>0           | В |
| С | BOOT_SE<br>L1_PC01                                                            | PWM0_P<br>B17      | GPIO_PC<br>18    |                   |                  |                                    |                                | ZQ                      |                           |                           |                            |                          | SA1_DVP<br>_D9_PA0<br>9     | SD4_DVP<br>_D4_PA0<br>4 | DVP_VSY<br>NC_PA17                | С |
| D | EFUSE_A<br>VDD                                                                | BOOT_SE<br>L0_PC00 |                  |                   | VDDM<br>EM       | VDDM<br>EM                         | VDDM<br>EM                     |                         | VDDM<br>EM                | VDDM<br>EM                | VDDM<br>EM                 | VREF                     |                             | SD3_DVP<br>_D3_PA0<br>3 | DVP_PCL<br>K_PA14                 | D |
| E | PLL_AVD<br>DHV                                                                | PLL_AVS<br>S       |                  | VDDM<br>EM        | DDRV<br>DD       | DDRV<br>DD                         | VDDM<br>EM                     |                         | VDDM<br>EM                | DDRV<br>DD                | DDRV<br>DD                 | DDRV<br>DD               |                             | SD2_DVP<br>_D2_PA0<br>2 | DVP_HSY<br>NC_PA16                | Е |
| F | EXCLK<br>_O                                                                   | PLL_AVD<br>D       |                  | VSSM<br>EM        | VSSM<br>EM       | DDRV<br>DD                         | DDRV<br>DD                     | DDRV<br>SS              | DDRV<br>DD                | DDRV<br>DD                | VSSM<br>EM                 | VDDIO<br>_D              |                             | DVP_MCL<br>K_PA15       | GPIO_PA<br>22                     | F |
| G | RST_O<br>UT                                                                   | EXCLK<br>_I        |                  | VSSM<br>EM        | VSSM<br>EM       | VSSM<br>EM                         | DDRV<br>SS                     | DDRV<br>SS              | DDRV<br>SS                | VSSM<br>EM                | VSSM<br>EM                 | VDDIO<br>_D              |                             | SFC_GPC<br>_PA25        | SFC_CLK<br>_PA27                  | G |
| Н | ADC_AVD<br>D                                                                  | ADC_VRE<br>F       | ADC_AVS<br>S     |                   |                  | DDRV<br>SS                         | DDRV<br>SS                     |                         | DDRV<br>SS                | VSSM<br>EM                |                            |                          | SFC_DR_<br>PA24             | SFC_DT_<br>PA23         | SFC_CE1<br>_PA26                  | Н |
| J | ADC_AUX<br>0                                                                  | ADC_AUX<br>1       |                  | AVSOT<br>G        | VSS              | VSS                                | VSS                            | DDRV<br>SS              | DDRV<br>SS                | VSS                       | VSS                        | VSS                      |                             |                         | SFC_CE0<br>_PA28                  | J |
| K | OTG_I<br>D0                                                                   | OTG_VBU<br>S0      |                  | CODEC_<br>AGND    | VDD              | VDD                                | VSS                            | VSS                     | VSS                       | VSS                       | VSS                        | VSS                      |                             | MSC0_D2<br>_PB02        | GPIO_PB<br>29                     | K |
| L | AVDOT<br>G                                                                    | OTG_D<br>P0        |                  | VDD               | VDD              | VDD                                | VDD                            |                         | VDD                       | VDD                       | VDD                        | VDDI<br>O                |                             | MSC0_C<br>MD_PB05       | MSC0_D3<br>_PB03                  | L |
| M | OTG_D<br>M0                                                                   | OTG_TXR<br>TUNE    |                  |                   | VDD              | VDD                                | VDD                            |                         | VDDI<br>O                 | VDDI<br>O                 | VDDI<br>O                  |                          |                             | MSC0_D0<br>_PB00        | MSC0_CL<br>K_PB04                 | M |
| N | osc32_                                                                        | osc32_<br>O        | WKU<br>P         |                   |                  |                                    |                                | GMAC_M<br>DIO_PB11      |                           |                           |                            |                          | PWM3_FL<br>ASH_OUT<br>_PC09 | SPK_ENA<br>BLE_PB3<br>1 | MSC0_D1<br>_PB01                  | N |
| P | RTC_VDD<br>IO                                                                 | PWR<br>ON          | TEST_<br>TE      | CODEC_<br>HPOUT   | CODEC_<br>MICP   | CODEC_<br>AVDD                     | GMAC_T<br>XD0_PB1<br>3         | GMAC_T<br>XCLK_PB<br>06 | GMAC_R<br>XD0_PB1<br>5    | GMAC_P<br>HY_CLK_<br>PB07 | UART0_T<br>XD_TDO_<br>PB22 | UART0_R<br>TS_PB21       | UART1_R<br>XD_TMS_<br>PB24  | GPIO_PB<br>28           | PWM2_FLA<br>SH_STORB<br>E_IN_PC08 | Р |
| R | PPRST<br>-                                                                    | RTC_V<br>DD        | CODEC_<br>VCM    | CODEC_<br>MICBIAS | CODEC_<br>MICN   | GMAC_T<br>XD1_PB1<br>4             | GMAC_T<br>XEN_PB0<br>8         | GMAC_M<br>DCK_PB1<br>0  | GMAC_R<br>XDV_PB0<br>9    | GMAC_R<br>XD1_PB1<br>6    |                            | UART0_C<br>TS_PB20       | UART1_T<br>XD_TCK_<br>PB23  | TRST                    | GPIO_PB<br>27                     | R |
| 0 | 1                                                                             | 2                  | 3                | 4                 | 5                | 6                                  | 7                              | 8                       | 9                         | 10                        | 11                         | 12                       | 13                          | 14                      | 15                                |   |

Figure 2-2 T10 pin to ball assignment



# 2.5 Pin Description [1][2]

## 2.5.1 DDR

Table 2-1 DDR2 Pins (2)

| Pin<br>Names | Ю       | Loc | IO Cell Char. | Pin Description                                                               | Power                |
|--------------|---------|-----|---------------|-------------------------------------------------------------------------------|----------------------|
| VREF         | AI      | D12 |               | VREF0: DDR2 input reference voltage                                           | VDD <sub>MEM</sub> / |
| ZQ           | AI<br>O | C8  |               | ZQ: DDR2 External reference which is connected to a 240ohm resister to VSSIOm |                      |

# 2.5.2 DVP/Static Memory

Table 2-2 DVP/Static memory/ Pins

| Pin<br>Names          | Ю                    | Loc | IO Cell<br>Char.     | Pin Description                                                                           | Power       |
|-----------------------|----------------------|-----|----------------------|-------------------------------------------------------------------------------------------|-------------|
| SD0<br>DVP_D0<br>PA00 | 10<br>1<br>10        | B15 | 4mA<br>pullup-p<br>e | SD0: Static memory data bus bit 0<br>DVP_D0:DVP data bit0<br>PA00: GPIO group A bit 0     | VDDIO_<br>D |
| SD1<br>DVP_D1<br>PA01 | 10<br>1<br>10        | A15 | 4mA<br>pullup-p<br>e | SD1: Static memory data bus bit 1<br>DVP_D0:DVP data bit 1<br>PA01: GPIO group A bit 1    | VDDIO_<br>D |
| SD2<br>DVP_D2<br>PA02 | 10<br>1<br>10        | E14 | 4mA<br>pullup-p<br>e | SD2: Static memory data bus bit 2<br>DVP_D2:DVP data bit 2<br>PA02: GPIO group A bit 2    | VDDIO_<br>D |
| SD3<br>DVP_D3<br>PA03 | 10<br>1<br>10        | D14 | 4mA<br>pullup-p<br>e | SD3: Static memory data bus bit 3<br>DVP_D3:DVP data bit3<br>PA03: GPIO group A bit 3     | VDDIO_<br>D |
| SD4<br>DVP_D4<br>PA04 | 10<br>1<br>10        | C14 | 4mA<br>pullup-p<br>e | SD4: Static memory data bus bit 4<br>DVP_D4:DVP data bit 4<br>PA04: GPIO group A bit 4    | VDDIO_<br>D |
| SD5<br>DVP_D5<br>PA05 | 10<br>1<br>10        | B14 | 4mA<br>pullup-p<br>e | SD5: Static memory data bus bit 5<br>DVP_D5:DVP data bit 5<br>PA05: GPIO group A bit 5    | VDDIO_<br>D |
| SD6<br>DVP_D6<br>PA06 | 10<br>1<br>10        | A14 | 4mA<br>pullup-p<br>e | SD6: Static memory data bus bit 6<br>DVP_D6:DVP data bit 6<br>PA06: GPIO group A bit 6    | VDDIO_<br>D |
| SD7<br>DVP_D7<br>PA07 | 10<br>1<br>10        | A13 | 4mA<br>pullup-p<br>e | SD7: Static memory data bus bit 7<br>DVP_D7:DVP data bit 7<br>PA07: GPIO group A bit 7    | VDDIO_<br>D |
| SA0<br>DVP_D8<br>PA08 | 0<br> <br> <br> <br> | B13 | 4mA<br>pullup-p<br>e | SA0: Static memory address bus bit 0<br>DVP_D8:DVP data bit 8<br>PA08: GPIO group A bit 8 | VDDIO_<br>D |
| SA1<br>DVP_D9<br>PA09 | 0<br> <br> <br> <br> | C13 | 4mA<br>pullup-p<br>e | SA1: Static memory address bus bit 1<br>DVP_D9:DVP data bit 9<br>PA09: GPIO group A bit 9 | VDDIO_<br>D |



| Pin<br>Names            | Ю          | Loc | IO Cell<br>Char.                          | Pin Description                                                                            | Power       |
|-------------------------|------------|-----|-------------------------------------------|--------------------------------------------------------------------------------------------|-------------|
| SA2<br>DVP_D10<br>PA10  | 10<br>10   | A12 | 4mA<br>pullup-p<br>e                      | SA2: Static memory data bus bit 10<br>DVP_D10:DVP data bit 10<br>PA10: GPIO group A bit 10 | VDDIO_<br>D |
| CS1<br>DVP_D11<br>PA11  | 0 - 0      | B12 | 4mA<br>pullup-p<br>e                      | CS1: Static memory chip 1 select DVP_D11:DVP data bit 11 PA11: GPIO group A bit 11         | VDDIO_<br>D |
| CS2<br>I2C0_SDA<br>PA12 | 000        | A9  | 4mA<br>pullup-p<br>e<br>rst-pe            | CS2: Static memory chip 2 select I2C0_SDA: I2C 0 serial data PA12: GPIO group A bit 12     | VDDIO_<br>D |
| RD<br>I2C0_SCL<br>PA13  | 000        | В9  | 4mA<br>pullup-p<br>e<br>rst-pe            | RD: Static memory read<br>I2C0_SCL: I2C 0 serial clock<br>PA13: GPIO group A bit 13        | VDDIO_<br>D |
| DVP_PCL<br>K<br>PA14    | <b>-</b> 0 | D15 | 4mA<br>pullup-p<br>e<br>rst-pe            | DVP_PCLK: camera sensor clock input<br>PA14: GPIO group A bit 14                           | VDDIO_<br>D |
| DVP_MCL<br>K<br>PA15    | 0 0        | F14 | 8mA<br>pullup-p<br>e<br>rst-pe            | DVP_MCLK: DVP clock output<br>PA15: GPIO group A bit 15                                    | VDDIO_<br>D |
| DVP_HSY<br>NC<br>PA16   | 00         | E15 | 4mA<br>pullup-p<br>e<br>rst-pe            | DVP_HSYNC: DVP horizontal sync<br>PA16: GPIO group A bit 16                                | VDDIO_<br>D |
| DVP_VSY<br>NC<br>PA17   | 00         | C15 | 4mA<br>pullup-p<br>e<br>rst-pe            | DVP_VSYNC: DVP vertical sync<br>PA17: GPIO group A bit 17                                  | VDDIO_<br>D |
| PA22                    | Ю          | F15 | 4mA<br>pullup-p<br>e<br>rst-pe<br>Schmitt | PA22: GPIO group A bit 22                                                                  | VDDIO_<br>D |

# 2.5.3 GPIO

Table 2-3 GPIO Pins (11)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char.                 | Pin Description           | Power       |
|--------------|---|-----|----------------------------------|---------------------------|-------------|
| PA18         | O | A11 | 4mA<br>pullup-pe<br>rst-pe       | PA18: GPIO group A bit 18 | VDDIO_<br>D |
| PA19         | Ю | B11 | 4mA<br>pulldown-<br>pe<br>rst-pe | PA19: GPIO group A bit 19 | VDDIO_<br>D |
| PA20         | Ю | A10 | 4mA                              | PA20: GPIO group A bit 20 | VDDIO_      |



| Pin<br>Names        | Ю | Loc | IO Cell<br>Char.                            | Pin Description                                           | Power       |
|---------------------|---|-----|---------------------------------------------|-----------------------------------------------------------|-------------|
|                     |   |     | pullup-pe<br>rst-pe                         |                                                           | D           |
| PA21                | Ю | B10 | 4mA<br>pullup-pe<br>rst-pe                  | PA19: GPIO group A bit 19                                 | VDDIO_<br>D |
| PB27                | О | R15 | 8mA<br>pullup-pe<br>rst-pe                  | PB27: GPIO group B bit 27                                 | VDDIO       |
| PB28                | О | P14 | 4mA<br>pulldown-<br>pe<br>rst-pe            | PA28: GPIO group B bit 28                                 | VDDIO       |
| PB29                | Ю | K15 | 4mA<br>pullup-pe<br>rst-pe<br>Schmitt       | PB29: GPIO group B bit 29                                 | VDDIO       |
| PB30                | Ю | J14 | 4mA<br>pullup-pe<br>rst-pe<br>Schmitt       | PB30: GPIO group B bit 30                                 | VDDIO       |
| SPK_ENA<br>BLE_PB31 | Ю | N14 | 4mA<br>pulldown-<br>pe<br>rst-pe<br>Schmitt | PB31: GPIO group B bit 31, used as speaker enable in GPIO | VDDIO       |
| PC17                | Ю | A2  | 8mA<br>pullup-pe                            | PC17: GPIO group C bit 17                                 | VDDIO       |
| PC18                | Ю | C3  | 8mA<br>pullup-pe                            | PC18: GPIO group C bit 18                                 | VDDIO       |

# 2.5.4 MSCx

Table 2-4 MSC0/MSC1, Pins (12)

| Pin Names        | Ю        | Loc | IO Cell Char.              | Pin Description                                                    | Power |
|------------------|----------|-----|----------------------------|--------------------------------------------------------------------|-------|
| MSC0_D0<br>PB00  | 10       | M14 | 4mA<br>pullup-pe<br>rst-pe | MSC0_D0: MSC (MMC/SD) 0 data bit 0<br>PB00: GPIO group B bit 00    | VDDIO |
| MSC0_D1<br>PB01  | 99       | N15 | 4mA<br>pullup-pe<br>rst-pe | MSC0_D1: MSC (MMC/SD) 0 data bit 1<br>PB01: GPIO group B bit 01    | VDDIO |
| MSC0_D2<br>PB02  | 10<br>10 | K14 | 4mA<br>pullup-pe<br>rst-pe | MSC0_D2: MSC (MMC/SD) 0 data bit 2<br>PB02: GPIO group B bit 02    | VDDIO |
| MSC0_D3<br>PB03  | 10<br>10 | L15 | 4mA<br>pullup-pe<br>rst-pe | MSC0_D3: MSC (MMC/SD) 0 data bit 3<br>PB03: GPIO group B bit 03    | VDDIO |
| MSC0_CLK<br>PB04 | 0 10     | M15 | 8mA<br>pulldown-pe         | MSC0_CLK: MSC (MMC/SD) 0 clock output<br>PB04: GPIO group B bit 04 | VDDIO |



| Pin Names        | Ю        | Loc | IO Cell Char.              | Pin Description                                                 | Power |
|------------------|----------|-----|----------------------------|-----------------------------------------------------------------|-------|
|                  |          |     | rst-pe                     |                                                                 |       |
| MSC0_CMD<br>PB05 | 10<br>10 | L14 | 4mA<br>pullup-pe<br>rst-pe | MSC0_CMD: MSC (MMC/SD) 0 command PB05: GPIO group B bit 05      | VDDIO |
| MSC1_D0<br>PC04  | 10<br>10 | B5  | 4mA<br>pullup-pe           | MSC1_D0: MSC (MMC/SD) 0 data bit 0<br>PC04: GPIO group B bit 04 | VDDIO |
| MSC1_D1<br>PC05  | 10<br>10 | A5  | 4mA<br>pullup-pe           | MSC1_D1: MSC (MMC/SD) 0 data bit 1<br>PC05: GPIO group B bit 05 | VDDIO |
| MSC1_D2<br>PC06  | 10<br>10 | В3  | 4mA<br>pullup-pe           | MSC1_D2: MSC (MMC/SD) 0 data bit 2<br>PC06: GPIO group B bit 06 | VDDIO |
| MSC1_D3<br>PC07  | 10<br>10 | A3  | 4mA,<br>pullup-pe          | MSC1_D3: MSC (MMC/SD) 0 data bit 3<br>PC07: GPIO group B bit 07 | VDDIO |
| MSC1_CLK<br>PC02 | 0<br>10  | A4  | 8mA<br>pullup-pe           | MSC1_CLK: MSC (MMC/SD) 0 clock output PC02: GPIO group B bit 02 | VDDIO |
| MSC1_CMD<br>PC03 | 10<br>10 | B4  | 4mA<br>pullup-pe           | MSC1_CMD: MSC (MMC/SD) 0 command PC03: GPIO group B bit 03      | VDDIO |

#### 2.5.5 I2C

Table 2-5 I2C0/I2C1 Pins (4; all GPIO shared: PA12~13, PB25~26)

| Pin Names               | Ю             | Loc | IO Cell Char.              | Pin Description                                                                              | Power       |
|-------------------------|---------------|-----|----------------------------|----------------------------------------------------------------------------------------------|-------------|
| CS2<br>I2C0_SDA<br>PA12 | 0<br>10<br>10 | A9  | 4mA<br>pullup-pe<br>rst-pe | CS2: Static memory chip 2 select<br>I2C0_SDA: I2C 0 serial data<br>PA12: GPIO group A bit 12 | VDDIO_<br>D |
| RD_<br>I2C0_SCL<br>PA13 | 0<br>10<br>10 | В9  | 4mA<br>pullup-pe<br>rst-pe | RD_: Static memory read<br>I2C0_SCL: I2C 0 serial clock<br>PA13: GPIO group A bit 13         | VDDIO_<br>D |
| I2C1_SDA<br>PB25        | 10<br>10      | A1  | 4mA<br>pullup-pe<br>rst-pe | I2C1_SDA: I2C 1 serial data<br>PB25: GPIO group B bit 25                                     | VDDIO       |
| I2C1_SCL<br>PB26        | 10<br>10      | B2  | 4mA<br>pullup-pe<br>rst-pe | I2C1_SCL: I2C 1 serial clock<br>PB26: GPIO group B bit 26                                    | VDDIO       |

# 2.5.6 PWM

Table 2-6 PWM Pins (4)

| Pin Names                  | Ю   | Loc | IO Cell Char. | Pin Description                                                                                  | Power |
|----------------------------|-----|-----|---------------|--------------------------------------------------------------------------------------------------|-------|
| PWM0<br>PB17               | 00  | C2  |               | PWM0: PWM output or pulse input 0<br>PB17: GPIO group B bit 17.                                  | VDDIO |
| PWM1<br>CLK32K_out<br>PB18 | 909 | B1  |               | PWM1: PWM output or pulse input 1<br>CLK32K_OUT: 32.768K clock out<br>PB18: GPIO group B bit 18. | VDDIO |



| Pin Names                          | Ю     | Loc | IO Cell Char.    | Pin Description                                                                                       | Power |
|------------------------------------|-------|-----|------------------|-------------------------------------------------------------------------------------------------------|-------|
| PWM2<br>FLASH_STO<br>RE_IN<br>PC08 | 0 - 0 | P15 | 4mA<br>pullup-pe | PWM2: PWM output or pulse input 2 FLASH_STORE_IN: camera flash store input PC08: GPIO group C bit 08. | VDDIO |
| PWM3<br>FLASH_OUT<br>PC09          | 909   | N13 | 4mA<br>pullup-pe | PWM3: PWM output or pulse input 3 FLASH_OUT: camera flash out PC09: GPIO group C bit 09.              | VDDIO |

# 2.5.7 MAC(RMII)

# Table 2-7 GMAC Pins (10)

| Pin Names                | Ю        | Loc | IO Cell Char.                | Pin Description                                                        | Power |
|--------------------------|----------|-----|------------------------------|------------------------------------------------------------------------|-------|
| GMAC_TXCLK<br>PB06       | I<br>IO  | P8  | 4mA<br>pullup-pe             | GMAC_TXCLK: gmac transmitting clock PB06: GPIO group B bit 06          | VDDIO |
| GMAC_TXEN<br>PB08        | 0 10     | R7  | 4mA<br>pullup-pe             | GMAC_TXEN: gmac transmitting enable PB08: GPIO group B bit 08          | VDDIO |
| GMAC_PHY_C<br>LK<br>PB07 | 0 10     | P10 | 8mA<br>pullup-pe             | GMAC_PHY_CLK: gmac phy clock<br>PB07: GPIO group B bit 07              | VDDIO |
| GMAC_RXDV<br>PB09        | I<br>IO  | R9  | 4mA<br>pullup-pe             | GMAC_RXDV: gmac receive data valid PB09: GPIO group B bit 09           | VDDIO |
| GMAC_MDCK<br>PB10        | 0 10     | R8  | 4mA<br>pulldown-pe<br>rst-pe | GMAC_MDCK: gmac manage data clock<br>PB10: GPIO group B bit 10         | VDDIO |
| GMAC_MDIO<br>PB11        | 10<br>10 | N8  | 4mA<br>pullup-pe             | GMAC_MDIO: gmac MDIO which is clocked by MDC PB11: GPIO group B bit 11 | VDDIO |
| GMAC_TXD0<br>PB13        | 0<br>10  | P7  | 4mA<br>pullup-pe             | GMAC_TXD0: gmac transmit data bit 0 PB13: GPIO group B bit 13          | VDDIO |
| GMAC_TXD1<br>PB14        | 0<br>10  | R6  | 4mA<br>pullup-pe             | GMAC_TXD1: gmac transmit data bit 1 PB14: GPIO group B bit 14          | VDDIO |
| GMAC_RXD0<br>PB15        | I<br>IO  | P9  | 4mA<br>pullup-pe             | GMAC_RXD0: gmac receive data bit 0<br>PB15: GPIO group B bit 15        | VDDIO |
| GMAC_RXD1<br>PB16        | I<br>IO  | R10 | 4mA<br>pullup-pe             | GMAC_RXD1: gmac receive data bit 1<br>PB16: GPIO group B bit 16        | VDDIO |



# 2.5.8 UART/JTAG

# Table 2-8 UART Pins (6)

| Pin Names                | Ю               | Loc | IO Cell Char.            | Pin Description                                                                     | Power |
|--------------------------|-----------------|-----|--------------------------|-------------------------------------------------------------------------------------|-------|
| UARTO_RXD<br>TDO<br>PB19 | 1<br>0<br>10    | R11 | 4mA<br>pull-up           | UART0_RXD: uart0 receive data<br>TDO: JTAG data ouput<br>PB19: GPIO group B bit 19  | VDDIO |
| UART0_CTS<br>PB20        | I<br>IO         | R12 | 4mA<br>pull-up           | UART0_CTS: UART0 CTS input<br>PB20: GPIO group B bit 20                             | VDDIO |
| UART0_RTS<br>PB21        | I<br>IO         | P12 | 4mA<br>pull-up           | UART0_RTS: UART0 RTS output<br>PB21: GPIO group B bit 21                            | VDDIO |
| UARTO_TXD<br>TDI<br>PB22 | 0 - 0           | P11 | 4mA<br>pull-up           | UART0_TXD: UART0 transmit data<br>TDI: JTAG data input<br>PB22: GPIO group B bit 22 | VDDIO |
| UART1_TXDTC<br>K<br>PB23 | 0<br> <br> <br> | R13 | 4mA<br>pull-up           | UART1_TXD: UART1 transmit data<br>TCK: JTAG clock<br>PB23: GPIO group B bit 23      | VDDIO |
| UART1_RXD<br>TMS<br>PB24 | I<br>I<br>IO    | P13 | 4mA<br>pull-up<br>rst-pe | UART1_RXD: UART1 receive data<br>TMS: JTAG mode select<br>PB24: GPIO group B bit 24 | VDDIO |



#### 2.5.9 **SFC/SSI/OTG**

Table 2-9 SFC/SSI/OTG Pins (12)

| Pin Names                    | Ю            | Loc | IO Cell Char.              | Pin Description                                                                                                         | Power |
|------------------------------|--------------|-----|----------------------------|-------------------------------------------------------------------------------------------------------------------------|-------|
| SFC_DT<br>PA23               | IO<br>IO     | H14 | 4mA<br>pull-up<br>rst_pe   | SFC_DT: high speed ssi transmit data<br>PA23: GPIO group A bit 23                                                       | VDDIO |
| SFC_DR<br>PA24               | IO<br>IO     | H13 | 4mA<br>pull-up<br>rst_pe   | SFC_DR: high speed ssi receive data<br>PA24: GPIO group A bit 24                                                        | VDDIO |
| SFC_GPC<br>PA25              | IO<br>IO     | G14 | 4mA<br>pull-up<br>rst-pe   | SFC_GPC: high speed ssi general-purpose control PA25: GPIO group A bit 25                                               | VDDIO |
| SFC_CE1<br>PA26              | IO<br>IO     | H15 | 4mA<br>pull-down<br>rst-pe | SFC_CE1: high speed ssi chip 1 select<br>PA26: GPIO group A bit 26                                                      | VDDIO |
| SFC_CLK<br>PA27              | IO<br>IO     | G15 | 8mA<br>pull-up<br>rst-pe   | SFC_CLK: high speed ssi clock<br>PA27: GPIO group A bit 27                                                              | VDDIO |
| SFC_CE0<br>PA28              | IO<br>IO     | J15 | 4mA<br>pull-up<br>rst-pe   | SFC_CE0: high speed ssi chip 0 select<br>PA28: GPIO group A bit 28                                                      | VDDIO |
| SSI0_DR<br>DMIC_DAT0<br>PC11 | I<br>IO      | В7  | 4mA<br>pull-up             | SSI0_DR: high speed ssi receive data<br>DMIC_DAT0: dmic sensor data1<br>PC11: GPIO group C bit 11                       | VDDIO |
| SSI0_DT<br>DMIC_DAT1<br>PC12 | 1<br>0<br>10 | A8  | 4mA<br>pull-up             | SSI0_DT: high speed ssi transmit data<br>DMIC_DAT1:dmic sensor data1<br>PC12: GPIO group C bit 12                       | VDDIO |
| SSI0_GPC<br>DRV_VBUS<br>PC13 | - O IO       | A6  | 4mA<br>pull-up<br>rst-pe   | SSI0_GPC: high speed ssi general-purpose control DRV_VBUS: USB OTG VBUS driver control signal PC13: GPIO group C bit 13 | VDDIO |
| SSI0_CE1<br>PC14             | 10<br>10     | B8  | 4mA<br>pull-up             | SSI0_CE1: high speed ssi chip 1 select<br>PC14: GPIO group C bit 14                                                     | VDDIO |
| SSI0_CLK<br>PC15             | 10<br>10     | A7  | 4mA<br>pull-up             | SSI0_CLK: high speed ssi clock<br>PC15: GPIO group C bit 15                                                             | VDDIO |
| SSI0_CE0<br>PC16             | IO<br>IO     | B6  | 4mA<br>pull-down<br>rst-pe | SSI0_CE0: high speed ssi chip 0 select PC16: GPIO group C bit 16                                                        | VDDIO |

# 2.5.10 System

Table 2-10 JTAG/Watch reset out Pins(2)

| Pin Names | Ю | Loc | IO Cell Char.        | Pin Description               | Power |
|-----------|---|-----|----------------------|-------------------------------|-------|
| TRST_     | I | R14 | Schmitt<br>pull-down | TRST_: JTAG reset             |       |
| RST_OUT_  | 0 | G1  | pull-up              | RST_OUT_: system reset output |       |



Table 2-11 System Pins(2)

| Pin Names           | Ю       | Loc | IO Cell Char. | Pin Description                                                             | Power |
|---------------------|---------|-----|---------------|-----------------------------------------------------------------------------|-------|
| PC00<br>(BOOT_SEL0) | IO<br>I | D2  |               | PC00: GPIO group C bit 00 It is taken as BOOT select bit 0 by Boot ROM code | VDDIO |
| PC01<br>(BOOT_SEL1) | Ю       | C1  |               | PC01: GPIO group C bit 01 It is taken as BOOT select bit 1 by Boot ROM code | VDDIO |

# 2.5.11 Digital power/ground

Table 2-12 IO/Core power supplies for FBGAs (48)

| Pin<br>Names | Ю | Loc                                                       | IO Cell Char. | Pin Description                                                 | Power |
|--------------|---|-----------------------------------------------------------|---------------|-----------------------------------------------------------------|-------|
| VDDMEM       | Р | D5,D6,D7,<br>D9,D10,D1<br>1,E4,E7,E9                      |               | VDDMEM: IO digital power for DRAM, 1.8V ± 0.1V                  | -     |
| VSSMEM       | Р | F4,F5,F11,<br>G4,G5,G6,<br>G10,G11,H<br>10                |               | VSSMEM: IO digital ground for DRAM, 0V                          | ,     |
| VDDIO_D      | Р | F12,G12                                                   |               | VDDIO_D: IO digital power for DVP power domain, 1.8V~3.3V       | -     |
| VDDIO        | Р | L12,M9,M1<br>0,M11                                        |               | VDDIO: IO digital power for none DRAM/NAND, 3.3V                | -     |
| VSS          | Р | J5,J6,J7,J1<br>0,J11,J12,<br>K7,K8,K9,<br>K10,K11,K<br>12 |               | VSS: IO digital gound for none DRAM and CORE digital ground, 0V | -     |
| VDD          | Р | K5,K6,L4,L<br>5,L6,L7,L9,<br>L10,L11,M<br>5,M6,M7         |               | VDD: CORE digital power, 1.1V                                   | -     |



# 2.5.12 Analog - OTG

# Table 2-13 USB 2.0 OTG (7)

| Pin Names       | 10  | Loc | IO Cell Char. | Pin Description                                                                                                                                                                       | Power      |
|-----------------|-----|-----|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| OTG_DP0         | AIO | L2  |               | OTG_DP0: OTG OTG data plus                                                                                                                                                            | AVDOT<br>G |
| OTG_DM0         | AIO | M1  |               | OTG_DM0: OTG data minus                                                                                                                                                               | AVDOT<br>G |
| OTG_VBUS0       | AIO | K2  |               | OTG_VBUS0: OTG 5-V power supply pin for OTG. An external charge pump must provide power to this pin                                                                                   | AVDOT<br>G |
| OTG_ID0         | Al  | K1  |               | OTG_ID0: OTG mini-receptacle identifier. It differentiates a mini-A from a mini-B plug. If this signal is not used, internal resistance pulls the signal's voltage level to AVDOTG33. | AVDOT<br>G |
| OTG_TXRTU<br>NE | AIO | M2  |               | OTG_TXRTUNE: Transmitter resister tune. It connects to an external resistor of 300Ω with 1% tolerance to analog ground AVSOTG, that adjusts the OTG 2.0 high-speed source impedance   | AVDOT<br>G |
| AVDOTG          | Р   | L1  |               | AVDOTG: OTG 2.0 host & OTG analog power, 3.3V                                                                                                                                         | -          |
| AVSOTG          | Р   | J4  |               | AVSOTG: OTG analog ground                                                                                                                                                             | -          |

# 2.5.13 Analog - SAR ADC

# Table 2-14 SAR ADC Pins (5)

| Pin Names | Ю  | Loc | IO Cell Char. | Pin Description                                  | Power      |
|-----------|----|-----|---------------|--------------------------------------------------|------------|
| ADC_AUX0  | Al | J1  |               | ADC_AUX0: ADC general purpose input              | $AVD_{AD}$ |
| ADC_AUX1  | Al | J2  |               | ADC_AUX1: ADC general purpose input              | $AVD_{AD}$ |
| ADC_AVDD  | Р  | H1  |               | AVDADC: ADC analog power, 3.3 V                  | -          |
| ADC_AVSS  | Р  | НЗ  |               | AVSADC: ADC analog ground                        | -          |
| ADC_VREF  | Al | H2  |               | Voltage reference, 0.5* ADC_AVDD _0.99* ADC_AVDD | -          |

# 2.5.14 Analog - CODEC

# Table 2-15 CODEC Pins (6)

| Pin Names      | Ю  | Loc | IO Cell Char. | Pin Description                           | Power          |
|----------------|----|-----|---------------|-------------------------------------------|----------------|
| CODEC_MICP     | Al | P5  |               | CODEC_MICP: differential microphone input | CODEC_<br>AVDD |
| CODEC_MIC<br>N | Al | R5  |               | CODEC_MICN: differential microphone input | CODEC_<br>AVDD |
| CODEC_VCM      | AO | R3  |               | CODEC_VCM: Reference voltage output       | CODEC_<br>AVDD |



| Pin Names       | Ю  | Loc | IO Cell Char. | Pin Description                       | Power          |
|-----------------|----|-----|---------------|---------------------------------------|----------------|
| CODEC_MICB IAS  | AO | R4  |               | CODEC_MICBIAS: Microphone bias output | CODEC_<br>AVDD |
| CODEC_HPO<br>UT | AO | P4  |               | CODEC_HPOUT: headphone output         | CODEC_<br>AVDD |
| CODEC_AVD<br>D  | Р  | P6  |               | CODEC_AVDD:3.3v analog supply         | CODEC_<br>AVDD |
| CODEC_AGN<br>D  | Р  | K4  |               | CODEC_AVSS: Analog ground             | CODEC_<br>AGND |

# 2.5.15 Analog - EFUSE

# Table 2-16 EFUSE Pins for Two EFUSE (1)

| Pin Names  | Ю | Loc | IO Cell Char. | Pin Description                            | Power    |
|------------|---|-----|---------------|--------------------------------------------|----------|
| EFUSE_AVDD | Р | D1  |               | AVDEFUSE: EFUSE programming power, 0V/2.5V | $AVD_AD$ |

# 2.5.16 Analog - CPM

# Table 2-17 CPM Pins (5)

| Pin Names  | Ю  | Loc | IO Cell Char.             | Pin Description                           | Power |
|------------|----|-----|---------------------------|-------------------------------------------|-------|
| EXCLK_I    | ΑI | G2  |                           | EXCLK_XIN: OSC input or 24MHz clock input | VDD33 |
| EXCLK_O    | AO | F1  | Oscillator,<br>OSC on/off | EXCLK_XOUT: OSC output                    | VDD33 |
| PLL_AVDDHV | Р  | E1  |                           | PLL_AVDDHV: PLL analog power, 3.3V        | -     |
| PLL_AVDD   | Р  | F2  |                           | PLL_AVDD: PLL analog power, 1.1V          | -     |
| PLL_AVSS   | Р  | E2  |                           | AVSPLL: PLL0~3 analog ground              | -     |



#### 2.5.17 Analog - RTC

#### Table 2-18 RTC Pins (8)

| Pin Names | Ю  | Loc | IO Cell Char.         | Pin Description                                      | Power  |
|-----------|----|-----|-----------------------|------------------------------------------------------|--------|
| OSC32_I   | ΑI | N1  |                       | OSC32_IN:32768Hz clock input                         | VDDRTC |
| OSC32_O   | AO | N2  | Oscillator            | OSC32_OUT: Reserved                                  | VDDRTC |
| PWRON     | 0  | P2  | 8mA                   | PWRON: Power on/off control of main power            | VDDRTC |
| WKUP*     | Ι  | N3  | Schmitt               | WKUP: Wakeup signal after main power down            | VDDRTC |
| PPRST_    | -  | R1  |                       | PPRST_: RTC power on reset and RESET-KEY reset input | VDDRTC |
| TEST_TE   | I  | P3  | Schmitt,<br>pull-down | TEST_TE: Manufacture test enable, program readable   | VDDRTC |
| RTC_VDD   | Р  | R2  |                       | RTC_VDD: 1.1V power for RTC                          | -      |
| RTC_VDDIO | Р  | P1  |                       | RTC_VDDIO: 3.3V power for RTC                        | -      |

#### NOTES:

- 1 The meaning of phases in IO cell characteristics are:
  - Bi-dir, Single-end: bi-direction and single-ended DDR IO are used.
  - Output, Single-end: output and single-ended DDR IO are used.
  - Output, Differential: output and differential signal DDR IO are used.
  - Bi-dir, Differential: bi-direction and differential signal DDR IO are used.
  - 8/16mA out: The IO cell's output driving strength is about 8/16mA.
  - Pull-up: The IO cell contains a pull-up resistor.
  - Pull-down: The IO cell contains a pull-down resistor.
  - Pullup-pe: The IO cell contains a pull-up resistor and the pull-up resistor can be enabled or disabled by setting corresponding register.
  - Pulldown-pe: The IO cell contains a pull-down resistor and the pull-down resistor can be enabled or disabled by setting corresponding register.
  - rst-pe: these pins are initialed (during reset and after reset) to IO internal pull (up or down) enabled. Otherwise, the pins are initialed to pull disabled
  - Schmitt: The IO cell is Schmitt triger input.
- 2 All GPIO shared pins are reset to GPIO input.
- 3 \*: This pin has GPIO function as group A bit 30, but only input/interrupt function.



# 3 Electrical Specifications

# 3.1 Absolute Maximum Ratings

The absolute maximum ratings for the processors are listed in Table 3-1. Do not exceed these parameters or the part may be damaged permanently. Operation at absolute maximum ratings is not guaranteed.

**Table 3-1 Absolute Maximum Ratings** 

| Parameter                                                                | Min  | Max  | Unit |
|--------------------------------------------------------------------------|------|------|------|
| Storage Temperature                                                      | -65  | 150  | °C   |
| Operation Temperature                                                    | -40  | 125  | °C   |
| VDDMEM power supplies voltage                                            | -0.5 | 1.98 | V    |
| VDDIO power supplies voltage                                             | -0.5 | 3.6  | V    |
| VDDIOD power supplies voltage                                            | -0.5 | 3.6  | V    |
| VDD power supplies voltage                                               | -0.2 | 1.21 | V    |
| PLL_AVDD power supplies voltage                                          | -0.2 | 1.21 | V    |
| PLL_AVDDHV power supplied voltage                                        | -0.5 | 3.6  | V    |
| EFUSE_AVDD power supplies voltage                                        | -0.5 | 2.75 | V    |
| RTC_VDD(11) power supplies voltage                                       | -0.5 | 1.3  | V    |
| RTC_VDD_IO power supplies voltage                                        | -0.5 | 3.63 | V    |
| AVDOTG power supplies voltage                                            | -0.5 | 3.63 | V    |
| ADC_AVDD power supplies                                                  | -0.5 | 3.63 | V    |
| CODEC_AVDD power supplies voltage                                        | -0.5 | 3.63 | V    |
| Maximum ESD stress voltage, Human Body Model; Any pin to any             |      |      |      |
| supply pin, either polarity, or Any pin to all non-supply pins together, | -    | 2000 | V    |
| either polarity. Three stresses maximum.                                 |      |      |      |

# 3.2 Recommended operating conditions

Table 3-2 Recommended operating conditions for power supplies

| Symbol     | Description                      | Min  | Typical | Max  | Unit |
|------------|----------------------------------|------|---------|------|------|
| VMEM       | VDDMEM voltage for SSTL18 (DDR2) | 1.7  | 1.8     | 1.9  | ٧    |
| VDDIO      | VDDIO voltage                    | 3    | 3.3     | 3.6  | V    |
| VDDIO_D    | VDDIOD voltage                   | 1.62 | 1.8     | 3.6  | V    |
| VDD        | VDDcore voltage                  | 0.99 | 1.1     | 1.21 | V    |
| PLL_AVDD   | AVDPLL analog voltage            | 1.08 | 1.1     | 1.21 | V    |
| PLL_AVDDHV | AVDPLL analog IO voltage         | 1.62 | 1.8/2.5 | 3.63 | V    |



| EFUSE_AVDD | AVDEFUSE voltage   | 2.25 | 2.5 | 2.75 | V |
|------------|--------------------|------|-----|------|---|
| RTC_VDD    | VDDRTC11 voltage   | 0.99 | 1.1 | 1.21 | V |
| RTC_VDDIO  | VDDRTC voltage     | 1.8  | 3.3 | 3.6  | V |
| AVDOTG     | AVDUSB33 voltage   | 3.0  | 3.3 | 3.6  | V |
| ADC_AVDD   | AVDAD voltage      | 3.0  | 3.3 | 3.6  | V |
| CODEC_AVDD | CODEC_AVDD voltage | 2.97 | 3.3 | 3.63 | V |

Table 3-3 Recommended operating conditions for VDDIO/VDDIOn/VDDRTC supplied pins

| Symbol            | Parameter                                   | Min  | Typical | Max  | Unit |
|-------------------|---------------------------------------------|------|---------|------|------|
| V <sub>IH18</sub> | Input high voltage for 1.8V I/O application | 1.17 |         | 3.6  | V    |
| V <sub>IL18</sub> | Input low voltage for 1.8V I/O application  | -0.3 |         | 0.63 | V    |
| V <sub>IH25</sub> | Input high voltage for 2.5V I/O application | 1.7  |         | 3.6  | V    |
| V <sub>IL25</sub> | Input low voltage for 2.5V I/O application  | -0.3 |         | 0.7  | V    |
| V <sub>IH33</sub> | Input high voltage for 3.3V I/O application | 2    |         | 3.6  | V    |
| V <sub>IL33</sub> | Input low voltage for 3.3V I/O application  | -0.3 |         | 0.8  | V    |

Table 3-4 Recommended operating conditions for others

| Symbol         | Description         | Min | Typical | Max | Unit |
|----------------|---------------------|-----|---------|-----|------|
| T <sub>A</sub> | Ambient temperature | -20 |         | 85  | °C   |

Table 3-5 Recommended operating conditions for ADC pins

| Symbol | Description                        | Min | Typical | Max        | Unit |
|--------|------------------------------------|-----|---------|------------|------|
| M      | ADC_XP/ADC_XM/ADC_YP/ADC_YM/ADC_AU | 0   |         | A) /D      | \/   |
| VIADC  | X1/ADC_AUX2 input voltage range    | U   |         | $AVD_{AD}$ | V    |

# 3.3 DC Specifications

The DC characteristics for each pin include input-sense levels and output-drive levels and currents. These parameters can be used to determine maximum DC loading, and also to determine maximum transition times for a given load. All DC specification values are valid for the entire temperature range of the device.

Table 3-6 DC characteristics for  $V_{REFMEM}$  and  $V_{TT}$ 

| Symbol | Parameter                | Min         | Typical | Max         | Unit |
|--------|--------------------------|-------------|---------|-------------|------|
| VREFM  | Reference voltage supply | 0.49        | 0.9     | 0.51        | VMEM |
| VTT    | Terminal Voltage         | VREFM – 0.4 | VREFM   | VREFM + 0.4 | V    |



Table 3-7 DC characteristics for VDDIO/VDDIOn/VDDRTC supplied pins for 1.8V application

| Symbol            | Parameter                                                                |          | Min  | Typical | Max  | Unit |
|-------------------|--------------------------------------------------------------------------|----------|------|---------|------|------|
| V <sub>T</sub>    | Threshold point                                                          |          |      | 0.84    | 0.92 | V    |
| $V_{T+}$          | Schmitt trig low to high threshold point                                 |          |      | 1.1     | 1.19 | V    |
| V <sub>T</sub>    | Schmitt trig high to low threshold point                                 |          | 0.62 | 0.73    | 0.82 | V    |
| $V_{TPU}$         | Threshold point with pull-up resistor ena                                | bled     | 0.77 | 0.84    | 0.91 | V    |
| $V_{TPD}$         | Threshold point with pull-down resistor e                                | nabled   | 0.77 | 0.85    | 0.92 | V    |
| V <sub>TPU+</sub> | Schmitt trig low to high threshold point with pull-up resistor enabled   |          | 0.99 | 1.1     | 1.19 | V    |
| $V_{TPU-}$        | Schmitt trig high to low threshold point with pull-down resistor enabled |          | 0.62 | 0.73    | 0.81 | V    |
| V <sub>TPD+</sub> | Schmitt trig low to high threshold point with pull-down resistor enabled |          | 0.99 | 1.1     | 1.2  | V    |
| $V_{TPD-}$        | Schmitt trig high to low threshold point w pull-up resistor enabled      | rith     | 0.62 | 0.73    | 0.82 | V    |
| IL                | Input Leakage Current @ V <sub>i</sub> =1.8V or 0V                       |          |      |         | ±10  | μA   |
| l <sub>oz</sub>   | Tri-State output leakage current @ V <sub>I</sub> =1.                    | 8V or 0V |      |         | ±10  | μA   |
| R <sub>PU</sub>   | Pull-up Resistor                                                         |          | 79   | 129     | 218  | kΩ   |
| R <sub>PD</sub>   | Pull-down Resistor                                                       |          | 73   | 127     | 233  | kΩ   |
| V <sub>OL</sub>   | Output low voltage                                                       |          |      |         | 0.45 | V    |
| V <sub>OH</sub>   | Output high voltage                                                      |          | 1.35 |         |      | V    |
|                   | Low level output ourrent @ \/ (===)                                      | 8mA      | 6.9  | 12.5    | 20.1 | mA   |
| I <sub>OL</sub>   | Low level output current @ V <sub>OL</sub> (max)                         | 16mA     | 11.5 | 20.8    | 33.5 | mA   |
| 1                 | High lovel output ourrent @ \/ (min)                                     | 8mA      | 4.9  | 11.6    | 22.6 | mA   |
| I <sub>OH</sub>   | High level output current @ V <sub>OH</sub> (min)                        | 16mA     | 8.4  | 19.9    | 38.8 | mA   |

Table 3-8 DC characteristics for VDDIO/VDDIOn/VDDRTC supplied pins for 2.5V application

| Symbol             | Parameter                                                                | Min  | Typical | Max  | Unit     |
|--------------------|--------------------------------------------------------------------------|------|---------|------|----------|
| V <sub>T</sub>     | Threshold point                                                          | 1.03 | 1.13    | 1.23 | V        |
| $V_{T+}$           | Schmitt trig low to high threshold point                                 | 1.32 | 1.45    | 1.56 | V        |
| V <sub>T-</sub>    | Schmitt trig high to low threshold point                                 | 0.92 | 1.01    | 1.12 | V        |
| $V_{TPU}$          | Threshold point with pull-up resistor enabled                            | 1.03 | 1.13    | 1.23 | V        |
| $V_{TPD}$          | Threshold point with pull-down resistor enabled                          | 1.05 | 1.14    | 1.23 | V        |
| V <sub>TPU+</sub>  | Schmitt trig low to high threshold point with pull-up resistor enabled   | 1.32 | 1.45    | 1.55 | <b>V</b> |
| V <sub>TPU</sub> _ | Schmitt trig high to low threshold point with pull-down resistor enabled | 0.91 | 1       | 1.12 | V        |
| V <sub>TPD+</sub>  | Schmitt trig low to high threshold point with pull-down resistor enabled | 1.33 | 1.46    | 1.56 | V        |



| V <sub>TPD</sub> | Schmitt trig high to low threshold point with pull-up resistor enabled |      | 0.92 | 1.01 | 1.13 | V  |
|------------------|------------------------------------------------------------------------|------|------|------|------|----|
| IL               | Input Leakage Current @ V <sub>i</sub> =1.8V or 0V                     |      |      |      | ±10  | μA |
| I <sub>OZ</sub>  | Tri-State output leakage current @ V <sub>I</sub> =1.8V or 0V          |      |      |      | ±10  | μA |
| R <sub>PU</sub>  | Pull-up Resistor                                                       |      | 53   | 82   | 132  | kΩ |
| R <sub>PD</sub>  | Pull-down Resistor                                                     |      | 51   | 82   | 143  | kΩ |
| V <sub>OL</sub>  | Output low voltage                                                     |      |      |      | 0.7  | V  |
| V <sub>OH</sub>  | Output high voltage                                                    |      | 1.7  |      |      | V  |
| I <sub>OL</sub>  | Low level output current @ V <sub>OL</sub> (max)                       | 8mA  | 15.1 | 25.3 | 37.3 | mA |
|                  |                                                                        | 16mA | 25.1 | 42.2 | 62.2 | mA |
| I <sub>OH</sub>  | High level output current @ V <sub>OH</sub> (min)                      | 8mA  | 13.3 | 26.6 | 46.4 | mA |
|                  |                                                                        | 16mA | 22.8 | 45.7 | 79.6 | mA |

Table 3-9 DC characteristics for VDDIO/VDDIOn/VDDRTC supplied pins for 3.3V application

| Symbol            | Parameter                                                                |      | Min  | Typical | Max   | Unit |
|-------------------|--------------------------------------------------------------------------|------|------|---------|-------|------|
| V <sub>T</sub>    | Threshold point                                                          |      | 1.34 | 1.46    | 1.6   | V    |
| V <sub>T+</sub>   | Schmitt trig low to high threshold point                                 |      | 1.69 | 1.83    | 1.96  | V    |
| V <sub>T-</sub>   | Schmitt trig high to low threshold point                                 |      | 1.21 | 1.32    | 1.46  | V    |
| V <sub>TPU</sub>  | Threshold point with pull-up resistor enabled                            |      | 1.33 | 1.44    | 1.59  | V    |
| V <sub>TPD</sub>  | Threshold point with pull-down resistor enabled                          |      | 1.36 | 1.47    | 1.6   | V    |
| V <sub>TPU+</sub> | Schmitt trig low to high threshold point with pull-up resistor enabled   |      | 1.69 | 1.82    | 1.94  | V    |
| V <sub>TPU</sub>  | Schmitt trig high to low threshold point with pull-down resistor enabled |      | 1.2  | 1.31    | 1.45  | V    |
| V <sub>TPD+</sub> | Schmitt trig low to high threshold point with pull-down resistor enabled |      | 1.71 | 1.84    | 1.97  | V    |
| V <sub>TPD</sub>  | Schmitt trig high to low threshold point with pull-up resistor enabled   |      | 1.23 | 1.33    | 1.46  | V    |
| IL                | Input Leakage Current @ V <sub>i</sub> =1.8V or 0V                       |      |      |         | ±10   | μA   |
| I <sub>OZ</sub>   | Tri-State output leakage current @ V <sub>I</sub> =1.8V or 0V            |      |      |         | ±10   | μA   |
| R <sub>PU</sub>   | Pull-up Resistor                                                         |      | 41   | 60      | 92    | kΩ   |
| R <sub>PD</sub>   | Pull-down Resistor                                                       |      | 43   | 64      | 104   | kΩ   |
| V <sub>OL</sub>   | Output low voltage                                                       |      |      |         | 0.4   | V    |
| V <sub>OH</sub>   | Output high voltage                                                      |      | 2.4  |         |       | V    |
| I <sub>OL</sub>   | Low level output current @ V <sub>OL</sub> (max)                         | 8mA  | 13.1 | 20.2    | 27.4  | mA   |
|                   |                                                                          | 16mA | 21.9 | 33.8    | 45.7  | mA   |
| I <sub>OH</sub>   | High level output current @ V <sub>OH</sub> (min)                        | 8mA  | 19.3 | 38.2    | 64.5  | mA   |
|                   |                                                                          | 16mA | 33.1 | 65.4    | 110.5 | mA   |



#### 3.4 Audio codec

#### 3.4.1 Microphone input



There are two microphone input channels, MICR and MICN. They can be configured as either single-ended input or differential inputs by the microphone PGA(MIC).

In single-ended mode., MICN is input to MIC, respectively. In differential mode, MICP is also input to MIC to form a differential input pair with MICN.

Microphone PGA has two gains to amplify the input signal, that is, 0dB and +20dB.

#### 3.4.2 ALC

Automatic Level Control (ALC) function is included to adjust the signal level, which is input into ADC. ALC will measure the signal magnitude and compare it to defined threshold. Then it will adjust the ALC controlled PAG (ALC) gain according to the comparison result.

The programmable gain range of ALC controlled PAG is from -18dB to +28.5dB. The tuning step is 1.5dB.

## 3.4.3 Headphone output

DAC output can drive 160hm or 32 Ohm headphone load through DC-blocking capacitor.

In the configuration using DC-blocking capacitor, shown in following figure, the headphone ground is connected to the real ground. The capacitance and the load resistance determine the lower cut-off frequency. For instance, if 16 Ohm headphone and 100uF DC-blocking capacitor are used, the lower cut-off frequency is

$$f = \frac{1}{2\pi RC} = \frac{1}{2\pi \times 16 \times 100 \times 10^{-6}} = 99.5 Hz$$

The DC-blocking capacitor can be increased to lower the cut-off frequency for better bass response.





The headphone driver chooses DAC output as input. It has a gain rang from -39dB to +6dB with a tuning step of 1.5dB.

# 3.4.4 Microphone bias

Microphone bias output is used to bias external microphones. The bias voltage can varies from 0.5\*CODEC\_AVDD to 0.85\* CODEC\_AVDD with a step of 0.05\* CODEC\_AVDD.



#### 3.5 Power On, Reset and BOOT

## 3.5.1 Power-On Timing

The external voltage regulator and other power-on devices must provide the T10 processor with a specific sequence of power and resets to ensure proper operation. Figure 3-1 shows this sequence and Table 3-10 gives the timing parameters. Following are the name of the power.

- VDDRTC: RTC\_VDD\_IO, RTC\_VDD
- AVDAUD: CODEC\_AVDD
- VDD11: all 1.1V power supplies, include VDDCORE, PLL\_AVDD
- VDD: all other digital IO, include DDR power supplies: VDDMEM, VDDIO, VDDIOD
- AVD: all other analog power supplies: ADC\_AVDD, AVDOTG,PLL\_AVDDHV
- AVDEFUSE

**Table 3-10 Power-On Timing Parameters** 

| Symbol                 | Parameter                                                                 |                    | Max | Unit              |
|------------------------|---------------------------------------------------------------------------|--------------------|-----|-------------------|
| t <sub>R_VDDRTC</sub>  | VDDRTC rise time <sup>[1]</sup>                                           | 0                  | 5   | ms                |
| t <sub>R_VDD</sub>     | VDD rise time <sup>[1]</sup>                                              | 0                  | 5   | ms                |
| t <sub>D_VDD</sub>     | Delay between VDDRTC arriving 50% (or 90%) to VDD33 arriving 50% (or 90%) |                    | _   | ms                |
| t <sub>R_VDD11</sub>   | VDD11 rise time <sup>[1]</sup>                                            | 0                  | 5   | ms                |
| t <sub>D_VDD11</sub>   | Delay between VDD arriving 50% (or 90%) to VDD11 arriving 50% (or 90%)    |                    | 1   | ms                |
| t <sub>R_AVDAUD</sub>  | AVDAUD rise time <sup>[1]</sup>                                           | 0                  | 5   | ms                |
| t <sub>D_AVDAUD</sub>  | Delay between VDD11 arriving 50% (or 90%) to AVDAUD arriving 50% (or 90%) |                    | 1   | ms                |
| t <sub>R_AVD</sub>     | AVD rise time <sup>[1]</sup>                                              |                    | 5   | ms                |
| t <sub>D_AVDA</sub>    | Delay between VDD arriving 50% to AVD arriving 50%                        |                    | 1   | ms                |
| t <sub>D_PPRST_</sub>  | Delay between VDDAUD stable and PPRST_ deasserted                         | TBD <sup>[3]</sup> | _   | ms <sup>[2]</sup> |
| t <sub>D_VPEFUSE</sub> | Delay between PPRST_ finished and E-fuse programming power apply          |                    | _   | ms                |

#### NOTES:

- The power rise time is defined as 10% to 90%.
- The PPRST\_ must be kept at least 100us. After PPRST\_ is deasserted, the corresponding chip reset will be extended at least 40ms.
- It must make sure the EXCLK is stable and all power(except AVDEFUSE) is stable.





Figure 3-1 Power-On Timing Diagram

#### 3.5.2 Reset procedure

There 3 reset sources: 1 PPRST\_pin reset; 2 WDT timeout reset; and 3 hibernating reset when exiting hibernating mode. After reset, program start from boot.

- PPRST pin reset.
  - This reset is trigged when PPRST\_ pin is put to logic 0. It happens in power on RTC power and RESET-KEY pressed to reset the chip from unknown dead state. The reset end time is about 1M EXCLK cycles after rising edge of PPRST\_.
- WDT reset.
  - This reset happens in case of WDT timeout. The reset keeps for about a few RTCLK cycles.
- Hibernating reset.
  - This reset happens in case of wakeup the main power from power down. The reset keeps for about 1ms ~ 125ms programable, plus 1M EXCLK cycles, start after WKUP\_ signal is



recognized.

After reset, all GPIO shared pins are put to GPIO input function and most of their internal pull-up/down resistor are set to on, see "2.5Pin Description [1][2]," for details. The PWRON is output 1. The oscillators are on. The USB 2.0 OTG PHY and USB 1.1 PHY, the audio CODEC DAC/ADC, the SAR-ADCs is put in suspend mode.

#### 3.5.3 BOOT

The boot sequence of the T10 is controlled by boot\_sel[1:0]. The configuration is shown as follow:

 boot\_sel[1:0]
 Boot method

 00
 MMC/SD boot @ MSC0 (MMC/SD use GPIO Port B. MSC1 use GPIO Port C)

 01
 SFC boot @ CS4 (SPI boot @ SSI0)

 10
 NOR boot @ CS2 (just for FPGA testing)

 11
 USB boot @ USB 2.0 device, EXTCLK=24MHz

**Table 3-11 Boot Configuration of T10** 

The boot procedure is showed in the following flow chart:

As shown in boot sequence Block Diagram, After reset, the boot program on the internal boot ROM executes as follows:

- 1 Disable all interrupts and read boot\_sel[1:0] to determine the boot method.
- 2 There 26KB backup reading failed, the 26KB backup at 128th, 256 th , ..., and finally 1024th page will be tried in consecutive order.
- 3 If it is boot from MMC/SD card at MSC0, its function pins MSC0\_D0, MSC0\_CLK, MSC0\_CMD are initialized, the boot program loads the 26KB code from MMC/SD card to cache and jump to it. Only one data bus which is MSC0\_D0 is used.
- 4 If it is boot from USB, a block of code will be received through USB cable connected with host PC and be stored in cache. Then branch to this area in cache.
- If it is boot from SPI nor/nand at SFC, its function pins SFC\_CLK,SFC\_CE, SFC\_DR,SFC\_DT, SFC\_WP,SFC\_HOLD are initialized,the boot program loads the 12kB code from SPI NAND/NOR flash to cache and jump to it.
- 6 If it is boot from NOR Flash, the boot program jump to nor and run directory.

When SFC boot start failure, the program in bootrom will go into SPI boot, AT first the program in bootrom fetch a 16 bytes flag information table(The first 16 bytes in SPL signature) from the SPI device. the program in bootrom check the flag table to decide the SPI address length , SPI device type(SPI\_NOR flash or SPI\_NAND flash), clk rate, receive code length and the check data. SPI\_boot detailed process shown "SPI Boot Procedure". Any irregularity in boot steps, SPI boot will disable SSI controller and jump to MSC0 boot.



When MSC0 boot start failure, the program in bootrom will go into MSC1 boot, If it is boot from MMC/SD card at MSC1, its function pins MSC1\_D0, MSC1\_CLK, MSC1\_CMD are initialized, the boot program loads the 26KB code from MMC/SD card to cache and jump to it. Only one data bus which is MSC1\_D0 is used. If MSC1 boot start failure, jump to USB boot.



Figure 3-2 Boot sequence diagram of T10