









**SN75ALS174** SLLSFU5 - JUNE 2023

# **SN75ALS174 Quadruple Differential Line Driver**

#### 1 Features

- Meets or exceeds the requirements of ANSI EIA/ TIA-422-B and RS-485
- High-speed advanced low-power Schottky circuitry
- Designed for up to 20-Mbit/s operation in both serial and parallel applications
- Designed for multipoint transmission on long bus lines in noisy environments
- Low supply current requirements 55 mA max
- Wide positive and negative input/output bus voltage ranges
- Driver output capacity: 60 mA
- Thermal-shutdown protection
- Driver positive- and negative-current limiting

## 2 Applications

- Motor drives
- Factory automation and control

## 3 Description

The SN75ALS174 is a quadruple line driver with tri-state differential outputs. It is designed to meet the requirements of ANSI Standards EIA/TIA-422-B and RS-485. This device is optimized for balanced multipoint bus transmission at rates of up to 20 Mbit/s.

Each driver features wide positive and negative common-mode output voltage ranges that make them suitable for party-line applications in noisy environments.

The SN75ALS174 provides positive- and negativecurrent limiting and thermal shutdown for protection from line fault conditions on the transmission bus line. Shutdown occurs at a junction temperature of approximately 150°C.

The SN75ALS174 is characterized for operation from 0°C to 70°C.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2)   |  |  |  |
|-------------|------------------------|-------------------|--|--|--|
| SN75ALS174  | SOIC (DW, 20)          | 12.8 mm × 10.3 mm |  |  |  |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Copyright © 2018, Texas Instruments Incorporated

### **Schematics of Inputs and Outputs**



## **Table of Contents**

| 1 Features                           | 1 | 8.1 Overview                                        | 8          |
|--------------------------------------|---|-----------------------------------------------------|------------|
| 2 Applications                       | 1 | 8.2 Functional Block Diagram                        | 8          |
| 3 Description                        | 1 | 8.3 Feature Description                             | 8          |
| 4 Revision History                   |   | 8.4 Device Functional Modes                         |            |
| 5 Pin Configuration and Functions    | 3 | 9 Device and Documentation Support                  | <b>1</b> 1 |
| 6 Specifications                     | 4 | 9.1 Documentation Support                           | 11         |
| 6.1 Absolute Maximum Ratings         | 4 | 9.2 Receiving Notification of Documentation Updates | <b>1</b> 1 |
| 6.2 Dissipation Rating Table         | 4 | 9.3 Support Resources                               | 11         |
| 6.3 Recommended Operating Conditions | 4 | 9.4 Trademarks                                      | 11         |
| 6.4 Thermal Information              |   | 9.5 Electrostatic Discharge Caution                 | 11         |
| 6.5 Electrical Characteristics       | 5 | 9.6 Glossary                                        |            |
| 6.6 Switching Characteristics        | 5 | 10 Mechanical, Packaging, and Orderable             |            |
| 7 Parameter Measurement Information  | 6 | Information                                         | 11         |
| 8 Detailed Description               | 8 |                                                     |            |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| June 2023 | *        | Initial Release |



## **5 Pin Configuration and Functions**



NC - No internal connection

## DW (SOIC) Package (Top View)

Table 5-1. Pin Functions

| F               | PIN    | (4)                 | Table 3-1. First unctions                                                                      |  |  |  |  |
|-----------------|--------|---------------------|------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME            | NO.    | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                    |  |  |  |  |
| V <sub>CC</sub> | 19, 20 | VCC                 | 5-V supply. These pins are not connected together internally, so power must be applied to both |  |  |  |  |
| GND             | 9, 10  | GND                 | Device ground                                                                                  |  |  |  |  |
| NC              | 1, 11  | NC                  | Internally not connected                                                                       |  |  |  |  |
| 1A              | 2      | I                   | Driver data input                                                                              |  |  |  |  |
| 1Y              | 3      | 0                   | Bus output, Y (Complementary to Z)                                                             |  |  |  |  |
| 1Z              | 4      | 0                   | Bus output, Z (Complementary to Y)                                                             |  |  |  |  |
| 1,2EN           | 5      | I                   | Driver enable, active high                                                                     |  |  |  |  |
| 2Z              | 6      | 0                   | Bus output, Z (Complementary to Y)                                                             |  |  |  |  |
| 2Y              | 7      | 0                   | Bus output, Y (Complementary to Z)                                                             |  |  |  |  |
| 2A              | 8      | I                   | Driver data input                                                                              |  |  |  |  |
| 3A              | 12     | I                   | Driver data input                                                                              |  |  |  |  |
| 3Y              | 13     | 0                   | Bus output, Y (Complementary to Z)                                                             |  |  |  |  |
| 3Z              | 14     | 0                   | Bus output, Z (Complementary to Y)                                                             |  |  |  |  |
| 3,4EN           | 15     | I                   | Driver enable, active high                                                                     |  |  |  |  |
| 4Z              | 16     | 0                   | Bus output, Z (Complementary to Y)                                                             |  |  |  |  |
| 4Y              | 17     | 0                   | Bus output, Y (Complementary to Z)                                                             |  |  |  |  |
| 4A              | 18     | I                   | Driver data input                                                                              |  |  |  |  |

<sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output.



## **6 Specifications**

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                | MIN                              | MAX | UNIT |  |
|------------------------------------------------|----------------------------------|-----|------|--|
| Supply voltage, V <sub>CC</sub> <sup>(2)</sup> |                                  | 7   | V    |  |
| Input voltage, V <sub>I</sub>                  |                                  | 7   | V    |  |
| Output voltage range, V <sub>O</sub>           | -9                               | 14  | V    |  |
| Continuous total dissipation                   | See the Dissipation Rating table |     |      |  |
| Storage temperature, T <sub>stg</sub>          | -65                              | 150 | °C   |  |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 Dissipation Rating Table

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |  |
|---------|---------------------------------------|-----------------|---------------------------------------|---------------------------------------|--|
| DW      | 1125 mW                               | 9.0 mW/°C       | 720 mW                                | 596 mW                                |  |

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN  | NOM | MAX        | UNIT |
|-----------------|--------------------------------|------|-----|------------|------|
| V <sub>CC</sub> | Supply voltage                 | 4.75 | 5   | 5.25       | V    |
| V <sub>IH</sub> | High-level input voltage       | 2    |     |            | V    |
| V <sub>IL</sub> | Low-level input voltage        |      |     | 0.8        | V    |
| V               | Common-mode output voltage     |      |     | 12         | V    |
| V <sub>oc</sub> | Common-mode output voltage     |      |     | <b>–</b> 7 | V    |
| I <sub>OH</sub> | High-level output current      |      |     | -60        | mA   |
| I <sub>OL</sub> | Low-level output current       |      |     | 60         | mA   |
| T <sub>A</sub>  | Operating free-air temperature | 0    |     | 70         | °C   |

#### 6.4 Thermal Information

|                        | THERMAL METRIC(1)                            | DW (SOIC) | LIMIT |
|------------------------|----------------------------------------------|-----------|-------|
|                        | I TERMAL METRIC                              | 20 PINS   | UNIT  |
| R <sub>0JA</sub>       | Junction-to-ambient thermal resistance       | 57.3      | °C/W  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 25.2      | °C/W  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 25.3      | °C/W  |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 4.7       | °C/W  |
| ΨЈВ                    | Junction-to-board characterization parameter | 25.0      | °C/W  |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | n/a       | °C/W  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> All voltage values are with respect to network GND.



#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                         | TEST C                                   | MIN                     | TYP <sup>(1)</sup>                       | MAX  | UNIT |    |
|-------------------|-------------------------------------------------------------------|------------------------------------------|-------------------------|------------------------------------------|------|------|----|
| V <sub>IK</sub>   | Input clamp voltage                                               | I <sub>I</sub> = -18 mA                  | I <sub>I</sub> = –18 mA |                                          |      |      | V  |
| Vo                | Output voltage                                                    | I <sub>O</sub> = 0                       |                         | 0                                        |      | 6    | V  |
| V <sub>OD1</sub>  | Differential output voltage                                       | I <sub>O</sub> = 0                       |                         | 1.5                                      |      | 6    | V  |
| V <sub>OD2</sub>  | Differential output voltage                                       | R <sub>L</sub> = 100 Ω                   | See Note Figure 7-1     | 1/2 V <sub>OD1</sub> or 2 <sup>(2)</sup> |      |      | V  |
|                   |                                                                   | R <sub>L</sub> = 54 Ω                    |                         | 1.5                                      | 2.5  | 5    | V  |
| V <sub>OD3</sub>  | Differential output voltage                                       | See <sup>(5)</sup>                       |                         | 1.5                                      |      | 5    | V  |
| $\Delta  V_{OD} $ | Change in magnitude of differential output voltage <sup>(3)</sup> | $R_L$ = 54 $\Omega$ or 100 $\Omega$      | See Figure 7-1          |                                          |      | ±0.2 | V  |
| V                 | Common-mode output                                                | $R_1 = 54 \Omega \text{ or } 100 \Omega$ | See Figure 7-1          |                                          |      | 3    | V  |
| V <sub>oc</sub>   | voltage <sup>(4)</sup>                                            | K <sub>L</sub> = 34 12 01 100 12         | See Figure 7-1          |                                          |      | -1   | V  |
| Δ V <sub>OC</sub> | Change in magnitude of common-mode output voltage <sup>(3)</sup>  | $R_L$ = 54 Ω or 100 Ω                    | See Figure 7-1          |                                          |      | ±0.2 | V  |
| Io                | Output current with power off                                     | $V_{CC} = 0$ , $V_{O} = -7$ V to 12      | V                       |                                          |      | ±100 | μΑ |
| l <sub>oz</sub>   | High-impedance-state output current                               | V <sub>O</sub> = -7 V to 12 V            |                         |                                          |      | ±100 | μA |
| I <sub>IH</sub>   | High-level input current                                          | V <sub>I</sub> = 2.7 V                   |                         |                                          | 20   | μΑ   |    |
| I <sub>IL</sub>   | Low-level input current                                           | V <sub>I</sub> = 0.4 V                   |                         |                                          | -100 | μA   |    |
| Ios               | Short-circuit output current                                      | V <sub>O</sub> = -7 V to 12 V            |                         |                                          | ±250 | mA   |    |
| 1                 | Supply current (all drivers)                                      | No load Outputs enabled                  |                         |                                          | 36   | 55   | mA |
| I <sub>CC</sub>   | Supply culterit (all univers)                                     | INO IOAU                                 |                         | 16                                       | 30   | mA   |    |

- (1) All typical values are at  $V_{CC}$  = 5 V and  $T_A$  = 25°C.
- (2) The minimum V<sub>OD2</sub> with a 100-Ω load is either 1/2 V<sub>OD1</sub> or 2 V, whichever is greater.
   (3) Δ|V<sub>OD</sub>| and Δ|V<sub>OC</sub>| are the changes in magnitude of V<sub>OD</sub> and V<sub>OC</sub>, respectively, that occur when the input is changed from a high level
- (4) In ANSI Standard EIA/TIA-422-B, V<sub>OC</sub>, which is the average of the two output voltages with respect to ground, is called output offset voltage,  $V_{OS}$ .
- See EIA Standard RS-485, Figures 3-5, Test Termination Measurement 2.

## **6.6 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted), C<sub>L</sub> = 50 pF

|                    | PARAMETER                           | TEST CONDITIONS                        | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------|----------------------------------------|-----|-----|-----|------|
| t <sub>d(OD)</sub> | Differential output delay time      | $R_L$ = 54 $\Omega$ , See Figure 7-2   | 9   | 15  | 22  | ns   |
| t <sub>PZH</sub>   | Output enable time to high level    | $R_L$ = 110 Ω, See Figure 7-3          | 30  | 45  | 70  | ns   |
| t <sub>PZL</sub>   | Output enable time to low level     | $R_L$ = 110 Ω, See Figure 7-4          | 25  | 40  | 65  | ns   |
| t <sub>PHZ</sub>   | Output disable time from high level | R <sub>L</sub> = 110 Ω, See Figure 7-3 | 10  | 20  | 35  | ns   |
| t <sub>PLZ</sub>   | Output disable time from low level  | R <sub>L</sub> = 110 Ω, See Figure 7-4 | 10  | 30  | 45  | ns   |



### 7 Parameter Measurement Information



Copyright © 2018, Texas Instruments Incorporated

Figure 7-1. Differential and Common-Mode Output Voltages



Copyright © 2018, Texas Instruments Incorporated

- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz,  $Z_O = 50 \Omega$ , duty cycle = 50%,  $t_f 5$  ns.
- B. C<sub>1</sub> includes probe and stray capacitance.

Figure 7-2. Differential-Output Test Circuit and Delay and Transition Times Voltage Waveforms



Copyright © 2018, Texas Instruments Incorporated

- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz,  $Z_0$  = 50  $\Omega$ , duty cycle = 50%,  $t_f$  5 ns,  $t_r$  5 ns.
- B. C<sub>L</sub> includes probe and stray capacitance.

Figure 7-3. Test Circuit and Voltage Waveforms, tPZH and tPHZ





Copyright © 2018, Texas Instruments Incorporated

- A. The input pulse is supplied by a generator having the following characteristics: PRR = 1 MHz,  $Z_O = 50 \Omega$ , duty cycle = 50%,  $t_f 5$  ns.
- B.  $C_L$  includes probe and stray capacitance.

Figure 7-4. Test Circuit and Voltage Waveforms,  $t_{\text{PZL}}$  and  $t_{\text{PLZ}}$ 



## **8 Detailed Description**

## 8.1 Overview

The SN75ALS174 is a quadruple line driver with tristate differential outputs. It is designed to meet the requirements of ANSI Standards EIA/TIA-422-B and RS-485. This device is optimized for balanced multipoint bus transmission at rates of up to 20 Mbit/s

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

Each driver features wide positive and negative common-mode output voltage ranges that make them suitable for party-line applications in noisy environments. The SN75ALS174 provides positive- and negative current limiting and thermal shutdown for protection from line fault conditions on the transmission bus line. Shutdown occurs at a junction temperature of approximately 150°C

## 8.4 Device Functional Modes

**Table 8-1. Function Table (each driver)** 

| INPUT A <sup>(1)</sup> | ENABLES | OUTPUTS <sup>(2)</sup> |   |  |  |
|------------------------|---------|------------------------|---|--|--|
| INFOI A                | ENABLES | Y                      | Z |  |  |
| Н                      | Н       | Н                      | L |  |  |
| L                      | Н       | L                      | Н |  |  |
| X                      | L       | Z                      | Z |  |  |

- (1) H = high level, L = low level, X = irrelevant.
- (2) Z = high impedance (off)

## **Application and Implementation**

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

## 9.2 Typical Application

When designing a system that uses drivers, receivers, and transceivers that comply with RS-422 or RS-485, proper cable termination is essential for highly reliable applications with reduced reflections in the transmission line. Because RS-422 allows only one driver on the bus, if termination is used, it is placed only at the end of the cable near the last receiver. In general, RS-485 requires termination at both ends of the cable. Factors to consider when determining the type of termination usually are performance requirements of the application and the ever-present factor, cost. The different types of termination techniques discussed are unterminated lines, parallel termination, ac termination, and multipoint termination



Figure 9-1. Typical RS-485 or RS-422 Application with Terminated Reciever.

#### 9.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Data Rate and Bus Length

There is an inverse relationship between data rate and cable length, which means the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.



Figure 9-2. Cable Length vs Data Rate Characteristic



#### 9.2.2.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections of varying phase as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length.

$$L_{(STUB)} \le 0.1 \times t_r \times v \times c \tag{1}$$

#### where:

- t<sub>r</sub> is the 10/90 rise time of the driver
- c is the speed of light (3 × 10<sup>8</sup> m/s)
- v is the signal velocity of the cable or trace as a factor of c

## 9.2.2.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to drive 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12 k $\Omega$ .

### 9.3 Power Supply Recommendations

To ensure reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100 nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



## 9 Device and Documentation Support

## 9.1 Documentation Support

## 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 14-Jun-2023

#### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| SN75ALS174DW     | LIFEBUY | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM |              | 75ALS174             |         |
| SN75ALS174DWR    | ACTIVE  | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75ALS174             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jun-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75ALS174DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 15-Jun-2023



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75ALS174DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Jun-2023

## **TUBE**



### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75ALS174DW | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN75ALS174DW | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |



SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated