# IC Design Homework # 2

Due on 11/4/2021, 9:20; submit to CEIBA 作業區.

Plagiarism is not allowed. 10% penalty for each day of delay.

In this homework, you will learn the following:

- Hspice
- nWave

# 1. (70%)

Two of the following cells are assigned to each of you. Everyone must do cells (10). Those whose student ID ends with 'k' must also do cell k. (Ex. If your ID is Bxx901123, you need to do (3) EO3, (10) FA1.)

- (0) EN
- (1) NR2
- (2) OR2
- (3) EO3
- (4) AN3
- (5) ND2
- (6) AN2
- (7) EO
- (8) DRIVER
- (9) IV
- (10) FA1

For each cell,

- a. Base on the layout view, draw **transistor-level** and **gate-level circuit** (NAND2 / NOR2 / INV) diagrams (using PowerPoint, paint or 手畫)
- b. Identify all inputs and outputs
- c. List truth table
- d. Revise the given netlist file to construct your cells. All PMOS transistors have width 0.5um and length 0.1um. All NMOS transistors have width 0.25um and length 0.1um. Parameters of the 90nm model file (90nm\_bulk.l) must be included during the simulation. The substrate of PMOS is connected to VDD and the substrate of NMOS is connected to VSS.

- e. Run *Hspice* simulation on **all possible input** combinations. Assume VDD=1.0V and VSS=0V. Use *nWave* to verify the truth table. Copy the **I/O waveform** to your report. State what you have observed.
- f. Please discuss the problems you have encountered.

### Files that you will need (available on the class website)

<u>HW2\_2021.zip</u> includes the following files

- HW2\_2021.pdf (this document)
- HW2\_tutorial\_2021.pdf
- example.sp (CMOS inverter的範例程式)
- 90nm\_bulk.1
- Pictures of layouts (in "pic" folder)

## Files that you need to submit

- Submit the report to CEIBA.
- List the names of the cells you did in homework in front of the report.
- Attach your HSpice code and waveform results

#### References

- [1] "SPICE," CIC handout, 2001
- [2] "鳥哥的 Linux 私房菜," http://linux.vbird.org/

If there's any workstation account/password problem, please directly contact the workstation administrator, 邱茂菱, d01943010@ntu.edu.tw

- **2. (20%)** In Chapter 3, we analyzed the rising and falling delays of a NAND3 gate with fanout *h* (slide 10 of Chapter 3). Following a similar approach, derive the falling and rising delays of a NOR3 gate.
- 3. (10%) Determine the activity factors at each node in the following circuit assuming the input probabilities  $P_A = P_B = P_C = P_D = 0.5$ .



TA:張品翔, EE2-329

TA email: r09943022@ntu.edu.tw

HW2 Office hours: Mon 14:00-16:00 @ EE2-329

Wed 14:00-16:00 @ EE2-329

If you have no time during office hours, you can email TA to discuss another time for an appointment.