# **Hardware Data Sheet**

## ET1100

# Ether CAT Slave Controller

Section I – Technology (Online at <a href="http://www.beckhoff.com">http://www.beckhoff.com</a>)

Section II - Register Description (Online at <a href="http://www.beckhoff.com">http://www.beckhoff.com</a>)

Section III – Hardware Description
Pinout, Interface description, electrical and mechanical specification, ET1100 features and registers

Version 2.0

Date: 2017-02-21



#### DOCUMENT ORGANIZATION

The Beckhoff EtherCAT Slave Controller (ESC) documentation covers the following Beckhoff ESCs:

- ET1200
- ET1100
- EtherCAT IP Core for Intel<sup>®</sup> FPGAs
- EtherCAT IP Core for Xilinx® FPGAs
- ESC20

The documentation is organized in three sections. Section I and section II are common for all Beckhoff ESCs, Section III is specific for each ESC variant.

The latest documentation is available at the Beckhoff homepage (http://www.beckhoff.com).

#### Section I - Technology (All ESCs)

Section I deals with the basic EtherCAT technology. Starting with the EtherCAT protocol itself, the frame processing inside EtherCAT slaves is described. The features and interfaces of the physical layer with its two alternatives Ethernet and EBUS are explained afterwards. Finally, the details of the functional units of an ESC like FMMU, SyncManager, Distributed Clocks, Slave Information Interface, Interrupts, Watchdogs, and so on, are described.

Since Section I is common for all Beckhoff ESCs, it might describe features which are not available in a specific ESC. Refer to the feature details overview in Section III of a specific ESC to find out which features are available.

#### Section II - Register Description (All ESCs)

Section II contains detailed information about all ESC registers. This section is also common for all Beckhoff ESCs, thus registers, register bits, or features are described which might not be available in a specific ESC. Refer to the register overview and to the feature details overview in Section III of a specific ESC to find out which registers and features are available.

#### Section III - Hardware Description (Specific ESC)

Section III is ESC specific and contains detailed information about the ESC features, implemented registers, configuration, interfaces, pinout, usage, electrical and mechanical specification, and so on. Especially the Process Data Interfaces (PDI) supported by the ESC are part of this section.

#### **Additional Documentation**

Application notes and utilities like pinout configuration tools for ET1100 can also be found at the Beckhoff homepage.

#### **Trademarks**

Beckhoff®, TwinCAT®, EtherCAT®, Safety over EtherCAT®, TwinSAFE® and XFC® are registered trademarks of and licensed by Beckhoff Automation GmbH & Co. KG. Other designations used in this publication may be trademarks whose use by third parties for their own purposes could violate the rights of the owners.

#### Patent Pending

The EtherCAT Technology is covered, including but not limited to the following German patent applications and patents: DE10304637, DE102004044764, DE102005009224, DE102007017835 with corresponding applications or registrations in various other countries.

#### Disclaimer

The documentation has been prepared with care. The products described are, however, constantly under development. For that reason the documentation is not in every case checked for consistency with performance data, standards or other characteristics. In the event that it contains technical or editorial errors, we retain the right to make alterations at any time and without warning. No claims for the modification of products that have already been supplied may be made on the basis of the data, diagrams and descriptions in this documentation.

#### Copyright

© Beckhoff Automation GmbH & Co. KG 02/2017.

The reproduction, distribution and utilization of this document as well as the communication of its contents to others without express authorization are prohibited. Offenders will be held liable for the payment of damages. All rights reserved in the event of the grant of a patent, utility model or design.

## **DOCUMENT HISTORY**

| Version | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0.6     | Editorial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 0.7     | <ul> <li>Synchronous µController Interface LSB/MSB clarification table added</li> <li>EEPROM_LOADED pull-down recommendation added</li> <li>Chip label updated</li> <li>VCCVO/GNDVO pins adjacent to LDO indicated</li> <li>Frame processing order example corrected</li> <li>I²C EEPROM interface description added</li> <li>MII management interface description added</li> <li>Corrected Process RAM size in Register Overview</li> <li>P_CONF does not correspond with physical ports. See new port configuration tables for details.</li> <li>Revision/Build information added</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 0.8     | <ul> <li>CLK25OUT1/2 availability completed</li> <li>Recommendations for unused input pins added (should not be left open)</li> <li>EEPROM_SIZE description corrected from Kbyte to Kbit, possible EEPROM sizes range from 16 Kbit to 4 Mbit</li> <li>RoHS compliance added</li> <li>Autonegotiation is mandatory for ESCs</li> <li>Description of power supply options added</li> <li>Electrical characteristics added/revised</li> <li>SPI_IRQ delay added, support for SPI masters with 2 or 4 bytes added</li> <li>TX Shift timing diagram and description added</li> <li>Internal 27 kΩ PU/PD resistors at EBUS-RX pins added</li> <li>LED polarity depending on configuration pin setting described</li> <li>Recommendation for voltage stabilization capacitors added</li> <li>Description of Digital I/O behavior on watchdog expiration enhanced</li> <li>8 bit asynchronous μController PDI connection added</li> <li>EBUS ports are open failsafe</li> <li>Reset example schematic added</li> <li>Ethernet PHY requirements and PHY connection schematic added</li> <li>MI_DATA pull-up requirement added</li> <li>μController PDI: DATA bus signal direction corrected</li> <li>Pin/Signal description overview added</li> <li>PERR(x) LEDs are only for testing/debugging</li> <li>Editorial changes</li> </ul> |  |  |
| 1.0     | <ul> <li>RUN, LINKACT/x) and PERR(x) LED activity level corrected: active high if pulled down, active low if pulled up</li> <li>DC Characteristics enhanced: added V<sub>Reset Core</sub>, V<sub>ID</sub>, V<sub>IC</sub></li> <li>Synchronous μController interface: timing characteristics enhanced</li> <li>Note on RBIAS if no EBUS ports/only MII ports are used</li> <li>DC SYNC/LATCH signal description and timing characteristics added</li> <li>MII Interface chapter and MII timing characteristics added</li> <li>EBUS Interface chapter added</li> <li>Frame processing order, PHY requirements, EEPROM Interface description and MII Management Interface description moved to Section I</li> <li>TX Shift description moved to MII Interface chapter</li> <li>Ambient temperature range instead of junction temperature range</li> <li>Editorial changes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |

| Version | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1     | <ul> <li>Port configurations with 2 ports: P_CONF[3] erroneously named P_MODE[3]</li> <li>Clarified I/O voltage with respect to I/O power supply (only 3.3V I/O with Vcci/o=3.3V, and no 5V input tolerance unless Vcci/o=5V)</li> <li>Update to ET1100 stepping 1</li> <li>Added/revised OSC_IN, CLK25OUT1/2, and MII TX signal timings</li> <li>Added soldering profile</li> <li>PHY address configuration changed</li> <li>Added feature detail overview, removed redundant feature details</li> <li>PDI and DC SYNC/LATCH signals are not driven until EEPROM is loaded</li> <li>Synchronous 8/16 bit μController interface: clarified that clock is CPU_CLK_IN</li> <li>Editorial changes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                       |
| 1.2     | <ul> <li>PHY address configuration chapter added, configuration revised</li> <li>Enhanced link detection for MII available depending on PHY address configuration</li> <li>Ethernet Management Interface: read and write times were interchanged</li> <li>Reserved pins are input pins</li> <li>Editorial changes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1.3     | <ul> <li>Added reset timing figure and power-on value sample time</li> <li>Distributed Clocks SYNC/LATCH signals are configurable and unidirectional</li> <li>Information on CLK25OUT/CPU_CLK clock output during reset added</li> <li>Description of internal PU/PD resistors at EBUS_RX pins enhanced</li> <li>Added tDiff timing characteristic</li> <li>Power supply example schematic clarified</li> <li>Enhanced package information: MSL, ball's material, and solder joint recommendation</li> <li>Digital I/O PDI: added SOF/OUTVALID description, dispensable timings removed</li> <li>Editorial changes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1.4     | <ul> <li>Register 0x0980 is only available if DC Sync Unit is enabled (0x0140.10=1)</li> <li>Updated solder joint recommendation</li> <li>OSC_IN/OSC_OUT pin capacitance added, crystal connection note extended</li> <li>Release Notes added</li> <li>Timing requirement for asynchronous μController PDI (t<sub>ADR_BHE_setup</sub>) relaxed</li> <li>Input threshold voltage for OSC_IN added</li> <li>Example schematic for transparent mode added</li> <li>Renamed Err(x) LED to PERR(x)</li> <li>Digital I/O PDI: OE_CONF functionality in bidirectional mode corrected</li> <li>Digital I/O PDI: output event description corrected (EOF mode and WD_TRIG mode)</li> <li>SPI PDI: access error if SPI_DI not 1 in the last read byte (not SPI_DO)</li> <li>Async./sync. μC PDI: access error with A(0)=1 and nBHE=1 (not nBHE=0), timing requirements and diagrams clarified</li> <li>Async. μC PDI: timing requirement for asynchronous μController PDI (t<sub>ADR_BHE_setup</sub>) relaxed</li> <li>AC timing: forwarding delay figures enhanced</li> <li>Editorial changes</li> </ul> |
| 1.5     | <ul> <li>Reset timing figure corrected</li> <li>Maximum soldering profile added</li> <li>SPI PDI updated</li> <li>SII EEPROM interface is a point-to-point connection</li> <li>Editorial changes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1.6     | <ul> <li>Update to ET1100-0002</li> <li>Editorial changes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1.7     | <ul> <li>µC PDI timing updated</li> <li>Editorial changes</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Version | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.8     | <ul> <li>Enhanced Link Detection must not be activated if EBUS ports are used</li> <li>Enhanced Link Detection for MII ports requires PHY address offset = 0</li> <li>Digital Output principle schematic updated</li> <li>Chip label updated</li> <li>Editorial changes</li> </ul>                                                                                                                                                                           |
| 1.9     | <ul> <li>Update to ET1100-0003</li> <li>Enhanced Link Detection for MII ports supports PHY address offset 0 and 16</li> <li>Enhanced Link Detection for MII ports can be disabled at any time</li> <li>Enhanced Link Detection for EBUS ports is always disabled</li> <li>MII management interface issues additional MCLK cycle after write accesses</li> <li>Remote link down signalling time configurable 0x0100[22]</li> <li>Editorial changes</li> </ul> |
| 2.0     | <ul> <li>Added thermal characteristics</li> <li>Added note on enabling transparent mode (disables Link Polarity configuration to active high)</li> <li>Added RoHS 2 compliance including amendment "COMMISSION DELEGATED DIRECTIVE (EU) 2015/863"</li> <li>Clarified soldering temperature and time</li> <li>Updated PCB recommendations</li> <li>Updated recommended power supply options</li> <li>Editorial changes</li> </ul>                             |

## **CONTENTS**

| 1 | Overview    |           |                                                            | 1  |
|---|-------------|-----------|------------------------------------------------------------|----|
|   | 1.1         | Frame     | processing order                                           | 2  |
|   | 1.2         | Scope     | of this document                                           | 3  |
|   | 1.3         | Revisio   | n/Build History                                            | 3  |
| 2 | Features a  | nd Regist | rers                                                       | 4  |
|   | 2.1         | Feature   | es                                                         | 4  |
|   | 2.2         | Registe   | er Overview                                                | 7  |
| 3 | Pin Descrip | otion     |                                                            | 10 |
|   | 3.1         | Overvie   | ew                                                         | 10 |
|   |             | 3.1.1     | Pin Overview                                               | 10 |
|   |             | 3.1.2     | Signal Overview                                            | 12 |
|   |             | 3.1.3     | PDI Signal Overview                                        | 13 |
|   | 3.2         | Power     | Supply                                                     | 14 |
|   |             | 3.2.1     | I/O Power Supply                                           | 15 |
|   |             | 3.2.2     | Logic Core Power Supply                                    | 16 |
|   |             | 3.2.3     | PLL Power Supply                                           | 16 |
|   |             | 3.2.4     | Example schematics for power supply                        | 17 |
|   | 3.3         | Clock S   | Supply                                                     | 18 |
|   |             | 3.3.1     | Example schematics for clock supply                        | 18 |
|   | 3.4         | Reset F   |                                                            | 20 |
|   |             | 3.4.1     | Internal reset logic and Example schematic for RESET pin   | 20 |
|   | 3.5         | RBIAS     |                                                            | 21 |
|   |             | 3.5.1     | Example schematic for RBIAS resistor                       | 21 |
|   | 3.6         | _         | uration Pins                                               | 22 |
|   |             | 3.6.1     | Example schematics for configuration input/LED output pins | 22 |
|   |             | 3.6.2     | Port Mode                                                  | 23 |
|   |             | 3.6.3     | Port Configuration                                         | 23 |
|   |             | 3.6.4     | CPU_CLK MODE                                               | 26 |
|   |             | 3.6.5     | TX Shift                                                   | 26 |
|   |             | 3.6.6     | CLK25OUT2 Enable                                           | 26 |
|   |             | 3.6.7     | Transparent Mode Enable                                    | 27 |
|   |             | 3.6.8     | Digital Control/Status Move                                | 29 |
|   |             | 3.6.9     | PHY Address Offset                                         | 29 |
|   |             | 3.6.10    | Link Polarity                                              | 29 |
|   |             | 3.6.11    | SII EEPROM Size                                            | 30 |
|   |             | 3.6.12    | Reserved Configuration Pins                                | 30 |
|   | 3.7         |           | PROM Interface Pins                                        | 31 |
|   | 3.8         |           | nagement Pins                                              | 31 |
|   | 3.9         | Distribu  | ited Clocks SYNC/LATCH Pins                                | 31 |

|   | 3.10          | LED Sig     | nals                                | 32   |
|---|---------------|-------------|-------------------------------------|------|
|   | 3.11          | Physical    | Ports and PDI Pins                  | 33   |
|   |               | 3.11.1      | MII Signals                         | 34   |
|   |               | 3.11.2      | EBUS Signals                        | 36   |
|   |               | 3.11.3      | PDI Pins                            | 37   |
|   |               | 3.11.4      | Physical Port 0                     | 38   |
|   |               | 3.11.5      | Physical Port 1                     | 39   |
|   |               | 3.11.6      | Physical Port 2 / PDI byte 4        | 40   |
|   |               | 3.11.7      | Physical Port 3 / PDI Bytes 2/3     | 41   |
|   |               | 3.11.8      | PDI Bytes 0/1                       | 42   |
|   | 3.12          | PDI Sigr    | nal Pinout depending on selected PD | I 43 |
|   |               | 3.12.1      | Digital I/O Pin Out                 | 44   |
|   |               | 3.12.2      | 8/16 Bit asynchronous μController   | 47   |
|   |               | 3.12.3      | 8/16 Bit synchronous μController    | 48   |
|   |               | 3.12.4      | SPI Pin Out                         | 49   |
|   | 3.13          | TESTMO      | DDE Pin                             | 51   |
|   | 3.14          | Reserve     | d Pins                              | 51   |
| 4 | MII Interface | Э           |                                     | 52   |
|   | 4.1           | MII Inter   | face Signals                        | 52   |
|   | 4.2           | PHY Add     | dress Configuration                 | 53   |
|   | 4.3           | TX Shift    | Compensation                        | 54   |
|   | 4.4           | Timing s    | pecifications                       | 55   |
| 5 | EBUS/LVDS     | S Interface | e                                   | 56   |
|   | 5.1           | EBUS In     | terface Signals                     | 56   |
| 6 | PDI Descrip   | tion        |                                     | 57   |
|   | 6.1           | PDI Dea     | ctivated                            | 57   |
|   | 6.2           | Digital I/  | O Interface                         | 58   |
|   |               | 6.2.1       | Interface                           | 58   |
|   |               | 6.2.2       | Configuration                       | 58   |
|   |               | 6.2.3       | Digital Inputs                      | 59   |
|   |               | 6.2.4       | Digital Outputs                     | 59   |
|   |               | 6.2.5       | Bidirectional mode                  | 60   |
|   |               | 6.2.6       | Output Enable/Output Configuration  | 61   |
|   |               | 6.2.7       | SyncManager Watchdog                | 61   |
|   |               | 6.2.8       | SOF                                 | 62   |
|   |               | 6.2.9       | OUTVALID                            | 62   |
|   |               | 6.2.10      | EEPROM_LOADED                       | 62   |
|   |               | 6.2.11      | Timing specifications               | 62   |
|   | 6.3           | SPI Slav    | re Interface                        | 64   |
|   |               | 6.3.1       | Interface                           | 64   |
|   |               | 6.3.2       | Configuration                       | 64   |

|   |              | 6.3.3     | SPI access                                                  | 64 |
|---|--------------|-----------|-------------------------------------------------------------|----|
|   |              | 6.3.4     | Commands                                                    | 65 |
|   |              | 6.3.5     | Address modes                                               | 65 |
|   |              | 6.3.6     | Interrupt request register (AL Event register)              | 66 |
|   |              | 6.3.7     | Write access                                                | 66 |
|   |              | 6.3.8     | Read access                                                 | 66 |
|   |              | 6.3.9     | SPI access errors and SPI status flag                       | 68 |
|   |              | 6.3.10    | EEPROM_LOADED                                               | 68 |
|   |              | 6.3.11    | 2 Byte and 4 Byte SPI Masters                               | 68 |
|   |              | 6.3.12    | Timing specifications                                       | 69 |
|   | 6.4          | Asynch    | ronous 8/16 bit μController Interface                       | 75 |
|   |              | 6.4.1     | Interface                                                   | 75 |
|   |              | 6.4.2     | Configuration                                               | 75 |
|   |              | 6.4.3     | μController access                                          | 76 |
|   |              | 6.4.4     | Write access                                                | 76 |
|   |              | 6.4.5     | Read access                                                 | 76 |
|   |              | 6.4.6     | μController access errors                                   | 77 |
|   |              | 6.4.7     | EEPROM_LOADED                                               | 77 |
|   |              | 6.4.8     | Connection with 16 bit µControllers without byte addressing | 77 |
|   |              | 6.4.9     | Connection with 8 bit μControllers                          | 78 |
|   |              | 6.4.10    | Timing Specification                                        | 79 |
|   | 6.5          | Synchro   | onous 8/16 bit μController Interface                        | 83 |
|   |              | 6.5.1     | Interface                                                   | 83 |
|   |              | 6.5.2     | Configuration                                               | 83 |
|   |              | 6.5.3     | μController access                                          | 84 |
|   |              | 6.5.4     | μController connection using Byte Select signals (BSn)      | 85 |
|   |              | 6.5.5     | μController connection using Transfer Size signals (SIZ)    | 88 |
|   |              | 6.5.6     | Write access                                                | 90 |
|   |              | 6.5.7     | Read access                                                 | 90 |
|   |              | 6.5.8     | μController access errors                                   | 90 |
|   |              | 6.5.9     | EEPROM_LOADED                                               | 90 |
|   |              | 6.5.10    | Timing Specification                                        | 91 |
| 7 | Distributed  | Clocks S  | YNC/LATCH Signals                                           | 95 |
|   | 7.1          | Signals   |                                                             | 95 |
|   | 7.2          | Timing    | specifications                                              | 95 |
| 8 | SII EEPRO    | M Interfa | ce (I <sup>2</sup> C)                                       | 96 |
|   | 8.1          | Signals   |                                                             | 96 |
|   | 8.2          | Timing    | specifications                                              | 96 |
| 9 | Electrical a | nd Mecha  | anical Specifications                                       | 97 |
|   | 9.1          | Absolut   | e Maximum Conditions                                        | 97 |
|   | 9.2          | Operati   | ng Conditions                                               | 97 |
|   |              |           |                                                             |    |

|    |             | 9.2.1   | Power Supply                                  | 97  |
|----|-------------|---------|-----------------------------------------------|-----|
|    |             | 9.2.2   | Electrical Characteristics                    | 98  |
|    |             | 9.2.3   | Timing Characteristics                        | 100 |
|    |             | 9.2.4   | Thermal Characteristics                       | 103 |
|    | 9.3         | Mechar  | nical Specifications                          | 104 |
|    |             | 9.3.1   | Package Information                           | 104 |
|    |             | 9.3.2   | Tape and Reel Information                     | 106 |
|    |             | 9.3.3   | Moisture Sensitivity and Storage              | 106 |
|    | 9.4         | Process | sing                                          | 107 |
|    |             | 9.4.1   | PCB Recommendations                           | 107 |
|    |             | 9.4.2   | Soldering Profile                             | 108 |
| 10 | Ordering co | des     |                                               | 109 |
| 11 | Appendix    |         |                                               | 110 |
|    | 11.1        | Support | t and Service                                 | 110 |
|    |             | 11.1.1  | Beckhoff's branch offices and representatives | 110 |
|    | 11.2        | Beckho  | ff Headquarters                               | 110 |

## **TABLES**

| Table 1: ET   | 1100 Main Features                                             | . 1        |
|---------------|----------------------------------------------------------------|------------|
| Table 2: Fra  | ame Processing Order                                           | . 2        |
| Table 3: Rev  | vision/Build History                                           | . 3        |
|               | 1100 Feature Details                                           |            |
|               | gend                                                           |            |
| Table 6: Red  | gister Overview Legend                                         | . o        |
| Table 7: Red  | gister Overviewgister Overview                                 | . <i>,</i> |
|               | Overview                                                       |            |
|               | nal Overview                                                   |            |
| Table 9: Sig  | inai Overview                                                  | 12         |
| Table 10: PL  | DI signal overview                                             | 13         |
| Table 11: Po  | ower supply options (all voltages nominal)                     | 14         |
|               | O power supply pins                                            |            |
|               | ore Power Supply pins                                          |            |
| Table 14: Pl  | LL Power Supply pins                                           | 16         |
| Table 15: Cl  | lock supply pins                                               | 18         |
| Table 16: Re  | eset pin                                                       | 20         |
| Table 17: RI  | BIAS pin                                                       | 21         |
|               | ort Mode                                                       |            |
|               | ort Configuration                                              |            |
| Table 20: Co  | onfigurations with 2 ports (P_MODE[1:0]=00)                    | -0<br>24   |
| Table 21: Co  | onfigurations with 3 ports (ports 0,1, and 2; P_MODE[1:0]=01)  | 2.1<br>2.4 |
| Table 22: C   | onfigurations with 3 ports (ports 0, 1, and 3; P_MODE[1:0]=01) | 27<br>21   |
|               | onfigurations with 4 ports (P_MODE[1:0]=01)                    |            |
|               |                                                                |            |
|               | PU_CLK Mode                                                    |            |
|               | X Shift                                                        |            |
|               | LK25OUT2 Enable                                                |            |
| Table 27: Tr  | ransparent Mode Enable2                                        | 27         |
| Table 28: Di  | igital Control/Status Move2                                    | 29         |
|               | HY Address Offset                                              |            |
| Table 30: Lii | nk Polarity2                                                   | 29         |
| Table 31: SI  | II EEPROM_SIZE                                                 | 30         |
| Table 32: Re  | eserved                                                        | 30         |
| Table 33: SI  | II EEPROM pins                                                 | 31         |
|               | III Management pins                                            |            |
|               | C SYNC/LATCH pins                                              |            |
|               | ED pins                                                        |            |
| Table 37: Co  | ombinations of physical ports and PDI                          | 33<br>33   |
|               | LK250UT1/2 signal output                                       |            |
|               | hysical Port 0                                                 |            |
|               | hysical Port 1                                                 |            |
|               |                                                                |            |
|               | hysical Port 2/PDI byte 4                                      |            |
|               | hysical Port 2                                                 |            |
|               | hysical Port 3 / PDI                                           |            |
|               | DI pins                                                        |            |
|               | apping of Digital I/O Interface (1)                            |            |
|               | apping of Digital I/O Interface (2)                            |            |
|               | apping of Digital I/O Interface (3)                            |            |
| Table 48: Ma  | lapping of synchronous μC Interface to Port                    | 48         |
| Table 49: Ma  | apping of SPI Interface to Port (2)                            | 50         |
|               | ESTMODE pin                                                    |            |
|               | eserved Pins                                                   |            |
|               | III Interface signals                                          |            |
|               | X Shift Timing characteristics                                 |            |
|               | III timing characteristics                                     |            |
|               | BUS Interface signals                                          |            |
|               | vailable PDIs for ET1100                                       |            |
|               |                                                                |            |
|               | T1100 Digital I/O signals                                      |            |
|               | utput Enable/Output Configuration combinations                 |            |
|               | igital I/O timing characteristics ET1100                       |            |
| i able 60: Sf | PI signals                                                     | 64         |
|               |                                                                |            |

| Table 61: SPI commands CMD0 and CMD1                                                  | 65  |
|---------------------------------------------------------------------------------------|-----|
| Table 62: Address modes without (Read access without Wait state byte)                 | 65  |
| Table 63: Address modes for Read access with Wait state byte                          | 66  |
| Table 64: Interrupt request register transmission                                     | 66  |
| Table 65: Write access for 2 and 4 Byte SPI Masters                                   | 68  |
| Table 66: SPI timing characteristics ET1100                                           | 69  |
| Table 67: Read/Write timing diagram symbols                                           | 70  |
| Table 68: µController signals                                                         | 75  |
| Table 69: 8 bit µController interface access types                                    |     |
| Table 70: 16 bit µController interface access types                                   |     |
| Table 71: µController timing characteristics ET1100                                   |     |
| Table 72: µController signals                                                         | 83  |
| Table 73: 8 bit high/low byte and 16 bit access distinction                           | 84  |
| Table 74: Corresponding Bytes and Bits                                                |     |
| Table 75: Byte ordering                                                               |     |
| Table 76: Byte Select vs. A[0] and BHE                                                |     |
| Table 77: Byte Select vs. ADR[0] and BHE                                              |     |
| Table 78: µController timing characteristics ET1100                                   |     |
| Table 79: Distributed Clocks signals                                                  |     |
| Table 80: DC SYNC/LATCH timing characteristics ET1100                                 |     |
| Table 81: I <sup>2</sup> C EEPROM signals                                             |     |
| Table 82: SII EEPROM timing characteristics                                           |     |
| Table 83: Absolute Maximum Conditions                                                 |     |
| Table 84: Power Supply                                                                |     |
| Table 85: DC Characteristics                                                          |     |
| Table 86: DC Characteristics (Supply Current – Internal LDO used)                     |     |
| Table 87: DC Characteristics (Supply Current – V <sub>CC Core</sub> sourced external) |     |
| Table 88: Timing Characteristics                                                      |     |
| Table 89: Forwarding Delays                                                           |     |
| Table 90: Thermal Characteristics                                                     |     |
| Table 91: Package Dimensions                                                          |     |
| Table 92: ET1100 Reel Information                                                     |     |
| Table 93: Absolute Maximum Storage Conditions                                         |     |
| Table 94: Soldering temperature and time                                              | 108 |

## **FIGURES**

| Figure 1: E11100 Block Diagram                                                                   | 1    |
|--------------------------------------------------------------------------------------------------|------|
| Figure 2: Frame Processing                                                                       | 2    |
| Figure 3: ET1100 power supply                                                                    | 17   |
| Figure 4: Quartz crystal connection                                                              |      |
| Figure 5: Quartz crystal Clock source for ET1100 and Ethernet PHYs                               | 10   |
| Figure 6: Oscillator clock source for ET1100 and Ethernet PHYs                                   | 10   |
|                                                                                                  |      |
| Figure 7: Reset Logic                                                                            |      |
| Figure 8: LVDS load resistor                                                                     |      |
| Figure 9: Dual purpose configuration input/LED output pins                                       |      |
| Figure 10: Transparent Mode                                                                      | 28   |
| Figure 11: PHY Connection                                                                        | 35   |
| Figure 12: LVDS termination                                                                      | 36   |
| Figure 13: Mapping of asynchronous μC Interface to Port                                          |      |
| Figure 14: Mapping of SPI Interface to Port (1)                                                  |      |
| Figure 15: MII Interface signals                                                                 |      |
| Figure 16: TX Shift Timing Diagram                                                               |      |
|                                                                                                  |      |
| Figure 17: MII timing RX signals                                                                 |      |
| Figure 18: EBUS Interface Signals                                                                | 56   |
| Figure 19: ET1100 Digital I/O signals                                                            |      |
| Figure 20: Digital Output Principle Schematic                                                    |      |
| Figure 21: Bidirectional mode: Input/Output connection (R=4.7 kΩ recommended)                    | 60   |
| Figure 22: Digital Input: Input data sampled at SOF, I/O can be read in the same frame           | 63   |
| Figure 23: Digital Input: Input data sampled with LATCH_IN                                       |      |
| Figure 24: Digital Output timing                                                                 |      |
| Figure 25: Bidirectional Mode timing                                                             |      |
| Figure 26: SPI master and slave interconnection                                                  | 03   |
|                                                                                                  |      |
| Figure 27: Basic SPI_DI/SPI_DO timing (*refer to timing diagram for relevant edges of SPI_CLK)   |      |
| Figure 28: SPI read access (2 byte addressing, 1 byte read data) with Wait State byte            |      |
| Figure 29: SPI read access (2 byte addressing, 2 byte read data) with Wait State byte            |      |
| Figure 30: SPI write access (2 byte addressing, 1 byte write data)                               | 73   |
| Figure 31: SPI write access (3 byte addressing, 1 byte write data)                               | 74   |
| Figure 32: µController interconnection                                                           |      |
| Figure 33: Connection with 16 bit µControllers without byte addressing                           |      |
| Figure 34: Connection with 8 bit μControllers (BHE and DATA[15:8] should not be left open)       |      |
| Figure 35: Read access (without preceding write access)                                          | 70   |
|                                                                                                  |      |
| Figure 36: Write access (write after rising edge nWR, without preceding write access)            |      |
| Figure 37: Sequence of two write accesses and a read access                                      |      |
| Figure 38: µController interconnection                                                           | 83   |
| Figure 39: Synchronous 32 bit μController connection using Byte Select                           | 86   |
| Figure 40: Synchronous 16 bit μController connection using Byte Select                           | 87   |
| Figure 41: Synchronous 32 bit µController connection using Transfer Size                         |      |
| Figure 42: Basic synchronous µController interface timing (*refer to timing diagram for relevant |      |
| CPU_CLK_IN edges)                                                                                | 92   |
| Figure 43: Write access (CS together with TS, Write DATA together with CS, CS and TA on rising   | 32   |
|                                                                                                  | 00   |
| edge)                                                                                            |      |
| Figure 44: Write access (CS together with TS, Write DATA after CS, CS and TA on rising edge)     |      |
| Figure 45: Write access (CS after TS, Write DATA after CS, CS and TA on rising edge)             |      |
| Figure 46: Read access (CS together with TS, CS and TA on rising edge)                           | 93   |
| Figure 47: Read access (CS half a clock period after TS, CS and TA on falling edge)              | 93   |
| Figure 48: Sequence of two write accesses and a read access                                      |      |
| Figure 49: Distributed Clocks signals                                                            |      |
| Figure 50: LatchSignal timing                                                                    |      |
|                                                                                                  |      |
| Figure 51: SyncSignal timing                                                                     |      |
| Figure 52: I <sup>2</sup> C EEPROM signals                                                       |      |
| Figure 53: Reset Timing                                                                          |      |
| Figure 54: Package Outline                                                                       |      |
| Figure 55: TFBGA 128 Pin Layout                                                                  | 105  |
| Figure 56: Chip Label                                                                            | 105  |
| Figure 57: ET100 Tape Information                                                                |      |
| Figure 58: Soldering temperature and time                                                        |      |
| rigare set. Soldering temperature and time                                                       | . 00 |

#### **ABBREVIATIONS**

(x) Physical Port x

[y] Bit y

μC Microcontroller ADR Address

AL Application Layer BD Bidirectional **BGA Ball Grid Array** BHE Bus High Enable Command CMD Chip Select CS Distributed Clock DC Pin direction Dir. DL Data Link Layer

ECAT EtherCAT
EMC Electromagnetic Compatibility

EMI Electromagnetic Interference

EOF End of Frame

ESC EtherCAT Slave Controller ESI EtherCAT Slave Information

FMMU Fieldbus Memory Management Unit

GPI General Purpose Input GPO General Purpose Output

I Input

I/O Input or Output
IRQ Interrupt Request
LDO Low Drop-Out regulator

LI- LVDS RX-LI+ LVDS RX+ LO- LVDS TX-LO+ LVDS TX+

MAC Media Access Controller

MDIO Management Data Input / Output
MI (PHY) Management Interface
MII Media Independent Interface

MISO Master In – Slave Out MOSI Master Out – Slave In

n.a. not available
n.c. not connected
O Output
PD Pull-down

PDI Process Data Interface
PLL Phase Locked Loop

PU Pull-up

QFN Quad Flat package No leads

RD Read

SII Slave Information Interface

SM SyncManager SOF Start of Frame

SPI Serial Peripheral Interface
TA Transfer Acknowledge
TFBGA Thin-profile Fine-pitch BGA

TS Transfer Start

UI Unused Input (PDI: PD, others: GND)

WD Watchdog

WPD Weak Pull-down, sufficient only for configuration signals WPU Weak Pull-up, sufficient only for configuration signals

WR Write

#### 1 Overview

The ET1100 ASIC is an EtherCAT Slave Controller (ESC). It takes care of the EtherCAT communication as an interface between the EtherCAT fieldbus and the slave application. The ET1100 supports a wide range of applications. For example, it may be used as a 32 bit Digital I/O node without external logic using Distributed clocks, or as a part of a complex  $\mu$ Controller design with up to 4 EtherCAT communication ports.

**Feature** ET1100 **Ports** 2-4 ports (each EBUS or MII) **FMMUs SyncManagers RAM** 8 Kbyte **Distributed Clocks** Yes, 64 bit (power saving options with SII EEPROM configuration) **Process Data Interfaces** 32 Bit Digital I/O (unidirectional/bidirectional) SPI Slave 8/16 asynchronous/synchronous µController Integrated voltage regulator (LDO) for logic core/PLL (5V/3.3V to Power supply 2.5V), optional external power supply for logic core/PLL. I/O 3.3V compatible I/O Package BGA128 (10x10 mm<sup>2</sup>) Internal 1GHz PLL Other features Clock output for external devices (10, 20, 25 MHz)

Table 1: ET1100 Main Features

The general functionality of the ET1100 EtherCAT Slave Controller (ESC) is shown in Figure 1:



Figure 1: ET1100 Block Diagram

## 1.1 Frame processing order

The frame processing order of the ET1100 depends on the number of ports and the chip mode (logical port numbers are used):

**Table 2: Frame Processing Order** 

| Number of Ports | Frame processing order                                                                                                               |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 2               | 0→EtherCAT Processing Unit→1 / 1→0                                                                                                   |
| 3               | 0→EtherCAT Processing Unit→1 / 1→2 / 2→0 (log. ports 0,1, and 2) or 0→EtherCAT Processing Unit→3 / 3→1 / 1→0 (log. ports 0,1, and 3) |
| 4               | 0→EtherCAT Processing Unit→3 / 3→1 / 1→2 / 2→0                                                                                       |

Figure 2 shows the frame processing in general:



Figure 2: Frame Processing

## 1.2 Scope of this document

This documentation refers to stepping ET1100-0003.

## 1.3 Revision/Build History

Table 3: Revision/Build History

| Revision Register 0x0001 | Build<br>Register 0x0002:0x0003 | Stepping                      |
|--------------------------|---------------------------------|-------------------------------|
| 0x00                     | 0x0000                          | ET1100-0000 or<br>ET1100-0001 |
| 0x00                     | 0x0002                          | ET1100-0002                   |
| 0x00                     | 0x0003                          | ET1100-0003                   |

The stepping code is printed on the devices, do not confuse the stepping code with the ordering codes.

## 2 Features and Registers

## 2.1 Features

**Table 4: ET1100 Feature Details** 

| Feature                                                              | ET1100-0003 |
|----------------------------------------------------------------------|-------------|
| EtherCAT Ports                                                       | 2-4         |
| Permanent ports                                                      | 2-4         |
| Optional Bridge port 3 (EBUS or MII)                                 | -           |
| EBUS ports                                                           | 0-4         |
| MII ports                                                            | 0-4         |
| RMII ports                                                           | -           |
| RGMII ports                                                          | -           |
| Port 0                                                               | -           |
| Ports 0, 1                                                           | x           |
| Ports 0, 1, 2                                                        | х           |
| Ports 0, 1, 3                                                        | х           |
| Ports 0, 1, 2, 3                                                     | x           |
| EtherCAT mode                                                        | Direct      |
| Slave Category                                                       | Full Slave  |
| Position addressing                                                  | x           |
| Node addressing                                                      | x           |
| Logical addressing                                                   | х           |
| Broadcast addressing                                                 | х           |
| Physical Layer General Features                                      |             |
| FIFO Size configurable (0x0100[18:16])                               | x           |
| FIFO Size default from SII EEPROM                                    | -           |
| Auto-Forwarder checks CRC and SOF                                    | х           |
| Forwarded RX Error indication, detection and Counter (0x0308:0x030B) | х           |
| Lost Link Counter (0x0310:0x0313)                                    | х           |
| Prevention of circulating frames                                     | х           |
| Fallback: Port 0 opens if all ports are closed                       | х           |
| VLAN Tag and IP/UDP support                                          | Х           |
| Enhanced Link Detection per port configurable                        | -           |
| BUS Features                                                         |             |
| Low Jitter                                                           | х           |
| Enhanced Link Detection supported                                    | -           |
| Enhanced Link Detection compatible                                   | X           |
| EBUS signal validation  LVDS Transceiver internal                    | X           |
| LVDS transceiver internal LVDS sample rate [MHz]                     | 1,000       |
| Remote link down signaling time configurable 0x0100[22]              | x           |
| General Ethernet Features (MII/RMII/RGMII)                           |             |
| MII Management Interface (0x0510:0x051F)                             | x           |
| Supported PHY Address Offsets                                        | 0/16        |
| Individual port PHY addresses                                        | -           |
| Port PHY addresses readable                                          | -           |
| Link Polarity configurable                                           | x           |
| Enhanced Link Detection supported                                    | x           |
| FX PHY support (native)                                              | -           |
| PHY reset out signals                                                | -           |
| Link detection using PHY signal (LED)                                | x           |
| MI link status and configuration                                     | -           |
| MI controllable by PDI (0x0516:0x0517)                               | -           |
| MI read error (0x0510[13])                                           | -           |
| MI PHY configuration update status (0x0518[5])                       | -           |
| MI preamble suppression                                              | -           |
| Additional MCLK                                                      | x           |
| Gigabit PHY configuration                                            | -           |
| Gigabit PHY register 9 detection                                     | -           |
| FX PHY configuration                                                 | -           |
| Transparent Mode                                                     | x           |
| //II Features                                                        |             |
| CLK25OUT as PHY clock source                                         | x           |
| Bootstrap TX Shift settings                                          | x           |
|                                                                      |             |

| Feature                                                         | ET1100-0003      |
|-----------------------------------------------------------------|------------------|
| Automatic TX Shift setting (with TX_CLK)                        | -                |
| TX Shift not necessary (PHY TX_CLK as clock source)             | -                |
| FIFO size reduction steps                                       | 1                |
| PDI General Features                                            |                  |
| Increased PDI performance                                       | -                |
| Extended PDI Configuration (0x0152:0x0153)                      | x                |
| PDI Error Counter (0x030D)                                      | x                |
| PDI Error Code (0x030E)                                         | -                |
| CPU_CLK output (10, 20, 25 MHz)                                 | x                |
| SOF, EOF, WD_TRIG and WD_STATE independent of PDI               | -                |
| Available PDIs and PDI features depending on port configuration | x                |
| PDI selection at run-time (SII EEPROM)                          | x                |
| PDI active immediately (SII EEPROM settings ignored)            | -                |
| PDI function acknowledge by write                               | -                |
| PDI Information register 0x014E:0x014F                          | -                |
| Digital I/O PDI                                                 | x                |
| Digital I/O width [bits]                                        | 8/16/24/32       |
| PDI Control register value (0x0140:0x0141)                      | 4                |
| Control/Status signals:                                         | 7/0 <sup>1</sup> |
| LATCH_IN                                                        | x <sup>1</sup>   |
| SOF                                                             | x <sup>1</sup>   |
| OUTVALID                                                        | x <sup>1</sup>   |
| WD_TRIG                                                         | x <sup>1</sup>   |
| OE_CONF                                                         | x <sup>1</sup>   |
| OE_EXT                                                          | x <sup>1</sup>   |
| EEPROM_<br>Loaded                                               | x <sup>1</sup>   |
| WD_STATE                                                        | -                |
| EOF                                                             | -                |
| Granularity of direction configuration [bits]                   | 2                |
| Bidirectional mode                                              | x                |
| Output high-Z if WD expired                                     | Х                |
| Output 0 if WD expired                                          | Х                |
| Output with EOF                                                 | Х                |
| Output with DC SyncSignals                                      | х                |
| Input with SOF                                                  | х                |
| Input with DC SyncSignals                                       | х                |
| SPI Slave PDI                                                   | х                |
| Max. SPI clock [MHz]                                            | 20               |
| SPI modes configurable (0x0150[1:0])                            | Х                |
| SPI_IRQ driver configurable (0x0150[3:2])                       | x                |
| SPI_SEL polarity configurable (0x0150[4])                       | Х                |
| Data out sample mode configurable (0x0150[5])                   | Х                |
| Busy signaling                                                  | -                |
| Wait State byte(s)                                              | X                |
| Number of address extension byte(s)                             | any              |
| 2/4 Byte SPI master support                                     | Х                |
| Extended error detection (read busy violation)                  | Х                |
| SPI_IRQ delay                                                   | Х                |
| Status indication                                               | Х                |
| EEPROM_<br>Loaded signal                                        | x                |

<sup>&</sup>lt;sup>1</sup> Availability depending on port configuration

| Feature                                                                           | ET1100-0003     |
|-----------------------------------------------------------------------------------|-----------------|
| Asynchronous μController PDI                                                      | 8/16 bit        |
| Extended µC configuration bits 0x0150[7:4], 0x0152:0x0153                         | х               |
| ADR[15:13] available (000 <sub>b</sub> if not available)                          | x               |
| EEPROM_Loaded signal                                                              | x               |
| RD polarity configurable (0x0150[7])                                              | x               |
| Read BUSY delay (0x0152[0])                                                       | x               |
| Write after first edge (0x0152[2])                                                | -               |
| Default BUSY state                                                                | -               |
| Synchronous µController PDI                                                       | 8/16 bit        |
| EEPROM_<br>Loaded signal                                                          | х               |
| On-Chip Bus PDI                                                                   | -               |
| EtherCAT Bridge (port 3, EBUS/MII)                                                | -               |
| General Purpose I/O                                                               | x               |
| GPO bits                                                                          | 0-16            |
| GPI bits                                                                          | 0-16            |
| GPIO available independent of PDI or port configuration                           | -               |
| GPIO available without PDI                                                        | -               |
| Concurrent access to GPO by ECAT and PDI                                          | Х               |
| ESC Information                                                                   |                 |
| Basic Information (0x0000:0x0006)                                                 | Х               |
| Port Descriptor (0x0007)                                                          | Х               |
| ESC Features supported (0x0008:0x0009)                                            | Х               |
| Extended ESC Feature Availability in User RAM (0x0F80 ff.)                        | -               |
| Write Protection (0x0020:0x0031)                                                  | х               |
| Data Link Layer Features                                                          |                 |
| ECAT Reset (0x0040)                                                               | х               |
| PDI Reset (0x0041)                                                                | -               |
| ESC DL Control (0x0100:0x0103) bytes                                              | 4               |
| EtherCAT only mode (0x0100[0])                                                    | Х               |
| Temporary loop control (0x0100[1])                                                | X               |
| FIFO Size configurable (0x0100[18:16])                                            | X               |
| Configured Station Address (0x0010:0x0011)  Configured Station Alias (0x0100[24], | Х               |
| 0x0012:0x0013)                                                                    | Х               |
| Physical Read/Write Offset (0x0108:0x0109)                                        | x               |
| Application Layer Features                                                        |                 |
| Extended AL Control/Status bits (0x0120[15:5], 0x0130[15:5])                      | х               |
| AL Status Emulation (0x0140[8])                                                   | Х               |
| AL Status Code (0x0134:0x0135)                                                    | Х               |
| Interrupts                                                                        |                 |
| ECAT Event Mask (0x0200:0x0201)                                                   | Х               |
| AL Event Mask (0x0204:0x0207)                                                     | Х               |
| ECAT Event Request (0x0210:0x0211)                                                | X               |
| AL Event Request (0x0220:0x0223)                                                  | X               |
| SyncManager watchdog expiration (0x0220[4])                                       | X               |
| SyncManager watchdog expiration (0x0220[6])  Error Counters                       | -               |
| RX Error Counter (0x0300:0x0307)                                                  | х               |
| Forwarded RX Error Counter (0x0308:0x030B)                                        | x               |
| ECAT Processing Unit Error Counter (0x030C)                                       | X               |
| PDI Error Counter (0x030D)                                                        | x               |
| Lost Link Counter (0x0310:0x0313)                                                 | х               |
| Watchdog                                                                          |                 |
| Watchdog Divider configurable (0x0400:0x0401)                                     | х               |
| Watchdog Process Data                                                             | х               |
| Watchdog PDI                                                                      | х               |
| Watchdog Counter Process Data (0x0442)                                            | х               |
| Watchdog Counter PDI (0x0443)                                                     | х               |
| SII EEPROM Interface (0x0500:0x050F)                                              |                 |
| EEPROM sizes supported                                                            | 1 Kbyte-4 Mbyte |
| EEPROM size reflected in 0x0502[7]                                                | х               |
| EEPROM controllable by PDI                                                        | x               |
|                                                                                   |                 |

| Feature                                                                                    | ET1100-0003    |
|--------------------------------------------------------------------------------------------|----------------|
| EEPROM Emulation CRC error 0x0502[11] PDI                                                  | L11100-0003    |
| writable                                                                                   | -              |
| Read data bytes (0x0502[6])                                                                | 8              |
| Internal Pull-Ups for EEPROM_CLK and EEPROM DATA                                           | x              |
| I2C base address                                                                           | 0              |
| FMMUs                                                                                      | 8              |
| Bit-oriented operation                                                                     | x              |
| SyncManagers                                                                               | 8              |
| Watchdog trigger generation for 1 Byte Mailbox configuration independent of reading access | x              |
| SyncManager Event Times (+0x8[7:6])                                                        | x              |
| Buffer state (+0x5[7:6])                                                                   | -              |
| SyncManager Sequential mode                                                                | -              |
| SyncManager deactivation delay                                                             | -              |
| Distributed Clocks Width                                                                   | <b>x</b><br>64 |
| Sync/Latch signals                                                                         | 2              |
| SyncManager Event Times (0x09F0:0x09FF)                                                    | x              |
| DC Receive Times                                                                           | ×              |
| DC Time Loop Control controllable by PDI                                                   | -              |
| DC Sync/Latch activation (0x0140[11:10])                                                   | x              |
| Propagation delay measurement with traffic                                                 | х              |
| (BWR/FPWR 0x900 detected at each port)                                                     |                |
| LatchSignal state in Latch Status register (0x09AE:0x09AF)                                 | Х              |
| SyncSignal Auto-Activation (0x0981[3])                                                     | -              |
| SyncSignal 32 or 64 bit Start Time (0x0981[4])                                             | -              |
| SyncSignal Late Activation (0x0981[6:5])                                                   | -              |
| SyncSignal debug pulse (0x0981[7])                                                         | -              |
| SyncSignal Activation State 0x0984)                                                        | -              |
| Reset filters after writing filter depth  ESC Specific Registers (0x0E00:0x0EFF)           | -              |
| Product and Vendor ID                                                                      | _              |
| POR Values                                                                                 | ×              |
| FPGA Update (online)                                                                       | -              |
| Process RAM and User RAM                                                                   |                |
| Process RAM (0x1000 ff.) [Kbyte]                                                           | 8              |
| User RAM (0x0F80:0x0FFF)                                                                   | x              |
| Extended ESC Feature Availability in User RAM                                              | -              |
| RAM initialization                                                                         | -              |
| Additional EEPROMs                                                                         | 1              |
| SII EEPROM (I <sup>2</sup> C)                                                              | х              |
| FPGA configuration EEPROM                                                                  | -              |
| LED Signals RUN LED                                                                        |                |
| RUN LED override                                                                           | X              |
| Link/Activity(x) LED per port                                                              | ×              |
| PERR(x) LED per port                                                                       | ×              |
| Device ERR LED                                                                             | -              |
| STATE_RUN LED                                                                              | -              |
| Optional LED states                                                                        |                |
| RUN LED: Bootstrap                                                                         | х              |
| RUN LED: Booting                                                                           | -              |
| RUN LED: Device identification                                                             | -              |
| RUN LED: loading SII EEPROM                                                                | -              |
| Error LED: SII EEPROM loading error                                                        | -              |
| Error LED: Invalid hardware configuration                                                  | -              |
| Error LED: Process data watchdog timeout                                                   | -              |
| Error LED: PDI watchdog timeout                                                            | -              |
| Error LED: Error Indication 0x0130[4]                                                      | -              |
| Link/Activity: port closed  Link/Activity: local auto-negotiation error                    | -              |
| Link/Activity: local auto-negotiation error  Link/Activity: remote auto-negotiation error  | -              |
| Link/Activity: nenote auto-negotiation error                                               | -              |
| LED test                                                                                   | -              |
|                                                                                            |                |

| Feature                     | ET1100-0003 |
|-----------------------------|-------------|
| Clock supply                |             |
| Crystal                     | х           |
| Crystal oscillator          | х           |
| TX_CLK from PHY             | х           |
| 25ppm clock source accuracy | х           |
| Internal PLL                | x           |
| Power Supply Voltages       | 1-2         |
| I/O Voltage                 |             |
| 3.3 V                       | x           |
| 3.3V / 5V tolerant          | -           |
| 5 V                         | (x)         |
| Core Voltage                | 2.5V        |
|                             |             |

| Feature                                   | ET1100-0003 |
|-------------------------------------------|-------------|
| Internal LDOs                             | 1           |
| LDO supply voltage                        | 3.3V/5V     |
| Core Voltage                              | х           |
| I/O Voltage                               | -           |
| Package                                   | BGA128      |
| Size [mm²]                                | 10x10       |
| Original Release date                     | 3/2007      |
| Configuration and Pinout calculator (XLS) | х           |
| Register Configuration                    | fixed       |
| Internal tri-strate drivers               | х           |

Table 5: Legend

| Symbol | Description   |
|--------|---------------|
| х      | available     |
| -      | not available |
| С      | configurable  |

## 2.2 Register Overview

An EtherCAT Slave Controller (ESC) has an address space of 64 Kbyte. The first block of 4 Kbyte (0x0000:0x0FFF) is dedicated for registers. The process data RAM starts at address 0x1000, its size is 8 Kbyte (end address 0x2FFF).

Table 7 gives an overview of the available registers.

**Table 6: Register Overview Legend** 

| Symbol | Description                                   | ET1100<br>EEPROM setting      |
|--------|-----------------------------------------------|-------------------------------|
| Х      | Available                                     |                               |
| -      | Not available                                 |                               |
| SL     | DC SYNC Out Unit and/or Latch In Unit enabled | 0x0000[10]=1, or 0x0000[11]=1 |
| S      | DC SYNC Out Unit enabled                      | 0x0000[10]=1                  |
| L      | DC Latch In Unit enabled                      | 0x0000[11]=1                  |
| io     | Available if Digital I/O PDI is selected      |                               |

**Table 7: Register Overview** 

| Address       | Length<br>(Byte) | Description                | ET1100 |
|---------------|------------------|----------------------------|--------|
| 0x0000        | 1                | Туре                       | Х      |
| 0x0001        | 1                | Revision                   | Х      |
| 0x0002:0x0003 | 2                | Build                      | Х      |
| 0x0004        | 1                | FMMUs supported            | Х      |
| 0x0005        | 1                | SyncManagers supported     | Х      |
| 0x0006        | 1                | RAM Size                   | Х      |
| 0x0007        | 1                | Port Descriptor            | Х      |
| 0x0008:0x0009 | 2                | ESC Features supported     | Χ      |
| 0x0010:0x0011 | 2                | Configured Station Address | Χ      |
| 0x0012:0x0013 | 2                | Configured Station Alias   | Χ      |
| 0x0020        | 1                | Write Register Enable      | Χ      |
| 0x0021        | 1                | Write Register Protection  | Χ      |
| 0x0030        | 1                | ESC Write Enable           | Χ      |
| 0x0031        | 1                | ESC Write Protection       | Χ      |
| 0x0040        | 1                | ESC Reset ECAT             | Χ      |
| 0x0041        | 1                | ESC Reset PDI              | -      |
| 0x0100:0x0101 | 2                | ESC DL Control             | Χ      |
| 0x0102:0x0103 | 2                | Extended ESC DL Control    | X      |
| 0x0108:0x0109 | 2                | Physical Read/Write Offset | X      |
| 0x0110:0x0111 | 2                | ESC DL Status              | Х      |

| Address       | Length<br>(Byte) | Description                        | ET1100 |
|---------------|------------------|------------------------------------|--------|
| 0x0120        | 5 bits<br>[4:0]  | AL Control                         | Х      |
| 0x0120:0x0121 | 2                | AL Control                         | Χ      |
| 0x0130        | 5 bits<br>[4:0]  | AL Status                          | X      |
| 0x0130:0x0131 | 2                | AL Status                          | Χ      |
| 0x0134:0x0135 | 2                | AL Status Code                     | Χ      |
| 0x0138        | 1                | RUN LED Override                   | -      |
| 0x0139        | 1                | ERR LED Override                   | -      |
| 0x0140        | 1                | PDI Control                        | Χ      |
| 0x0141        | 1                | ESC Configuration                  | Х      |
| 0x014E:0x014F | 2                | PDI Information                    | -      |
| 0x0150        | 1                | PDI Configuration                  | Χ      |
| 0x0151        | 1                | DC Sync/Latch Configuration        | Х      |
| 0x0152:0x0153 | 2                | Extended PDI Configuration         | Х      |
| 0x0200:0x0201 | 2                | ECAT Event Mask                    | Χ      |
| 0x0204:0x0207 | 4                | PDI AL Event Mask                  | Х      |
| 0x0210:0x0211 | 2                | ECAT Event Request                 | Х      |
| 0x0220:0x0223 | 4                | AL Event Request                   | Х      |
| 0x0300:0x0307 | 4x2              | Rx Error Counter[3:0]              | Х      |
| 0x0308:0x030B | 4x1              | Forwarded Rx Error counter[3:0]    | Х      |
| 0x030C        | 1                | ECAT Processing Unit Error Counter | Х      |
| 0x030D        | 1                | PDI Error Counter                  | Х      |
| 0x030E        | 1                | PDI Error Code                     | -      |
| 0x0310:0x0313 | 4x1              | Lost Link Counter[3:0]             | Х      |
| 0x0400:0x0401 | 2                | Watchdog Divider                   | Х      |
| 0x0410:0x0411 | 2                | Watchdog Time PDI                  | Х      |
| 0x0420:0x0421 | 2                | Watchdog Time Process Data         | Х      |
| 0x0440:0x0441 | 2                | Watchdog Status Process Data       | Х      |
| 0x0442        | 1                | Watchdog Counter Process Data      | Х      |
| 0x0443        | 1                | Watchdog Counter PDI               | Х      |
| 0x0500:0x050F | 16               | SII EEPROM Interface               | Х      |
| 0x0510:0x0515 | 6                | MII Management Interface           | Х      |
| 0x0516:0x0517 | 2                | MII Management Access State        | -      |
| 0x0518:0x051B | 4                | PHY Port Status[3:0]               | -      |
| 0x0600:0x06FC | 16x13            | FMMU[15:0]                         | 8      |
| 0x0800:0x087F | 16x8             | SyncManager[15:0]                  | 8      |

| Address       | Length<br>(Byte) | Description                                      | ET1100 |
|---------------|------------------|--------------------------------------------------|--------|
| 0x0900:0x090F | 4x4              | DC – Receive Times                               | х      |
| 0x0910:0x0917 | 8                | DC – System Time                                 | SL     |
| 0x0918:0x091F | 8                | DC – Receive Time EPU                            | SL     |
| 0x0920:0x0927 | 8                | DC – System Time Offset                          | SL     |
| 0x0928:0x092B | 4                | DC – System Time Delay                           | SL     |
| 0x092C:0x092F | 4                | DC – System Time Difference                      | SL     |
| 0x0930:0x0931 | 2                | DC – Speed Counter Start                         | SL     |
| 0x0932:0x0933 | 2                | DC – Speed Counter Diff                          | SL     |
| 0x0934        | 1                | DC – System Time Difference Filter Depth         | SL     |
| 0x0935        | 1                | DC – Speed Counter Filter Depth                  | SL     |
| 0x0936        | 1                | DC – Receive Time Latch mode                     | -      |
| 0x0980        | 1                | DC – Cyclic Unit Control                         | S      |
| 0x0981        | 1                | DC – Activation                                  | S      |
| 0x0982:0x0983 | 2                | DC - Pulse length of SyncSignals                 | S      |
| 0x0984        | 1                | DC – Activation Status                           | -      |
| 0x098E        | 1                | DC – SYNC0 Status                                | S      |
| 0x098F        | 1                | DC – SYNC1 Status                                | S      |
| 0x0990:0x0997 | 8                | DC – Next Time Cyclic Operation/Next SYNC0 Pulse | S      |
| 0x0998:0x099F | 8                | DC – Next SYNC1 Pulse                            | S      |
| 0x09A0:0x09A3 | 4                | DC – SYNC0 Cycle Time                            | S      |
| 0x09A4:0x09A7 | 4                | DC – SYNC1 Cycle Time                            | S      |
| 0x09A8        | 1                | DC – Latch0 Control                              | L      |
| 0x09A9        | 1                | DC – Latch1 Control                              | L      |
| 0x09AE        | 1                | DC – Latch0 Status                               | L      |
| 0x09AF        | 1                | DC – Latch1 Status                               | L      |
| 0x09B0:0x09B7 | 8                | DC – Latch0 Positive Edge                        | L      |
| 0x09B8:0x09BF | 8                | DC – Latch0 Negative Edge                        | L      |
| 0x09C0:0x09C7 | 8                | DC – Latch1 Positive Edge                        | L      |
| 0x09C7:0x09CF | 8                | DC – Latch1 Negative Edge                        | L      |
| 0x09F0:0x09F3 | 4                | DC – EtherCAT Buffer Change Event Time           | SL     |
| 0x09F8:0x09FB | 4                | DC – PDI Buffer Start Event Time                 | SL     |
| 0x09FC:0x09FF | 4                | DC – PDI Buffer Change Event Time                | SL     |
| 0x0E00:0x0E03 | 4                | Power-On Values [Bits]                           | 16     |
| 0x0E00:0x0E07 | 8                | Product ID                                       | -      |
| 0x0E08:0x0E0F | 8                | Vendor ID                                        | -      |
| 0x0E10        | 1                | ESC Health Status                                | -      |
| 0x0F00:0x0F03 | 4                | Digital I/O Output Data                          | Х      |
| 0x0F10:0x0F17 | 8                | General Purpose Outputs [Byte]                   | 2      |
| 0x0F18:0x0F1F | 8                | General Purpose Inputs [Byte]                    | 2      |
| 0x0F80:0x0FFF | 128              | User RAM                                         | X      |
| 0x1000:0x1003 | 4                | Digital I/O Input Data                           | io     |
| 0x1000 ff.    |                  | Process Data RAM [Kbyte]                         | 8      |

## 3 Pin Description

For pin configuration there is a table calculation file (ET1100 configuration and pinout V<version>.xls) available to make pin configuration easier. This file can be downloaded from the Beckhoff homepage (http://www.beckhoff.com). This documentation supersedes the table calculation file.

Input pins should not be left open/floating. Unused input pins (denoted with direction UI) without external or internal pull-up/pull-down resistor should not be left open. Unused configuration pins should be pulled down if the application allows this (take care of configuration signals in the PDI[39:0] area when bidirectional Digital I/O is used). Unused PDI[39:0] input pins should be pulled down, all other input pins can be connected to GND directly.

Pull-up resistors must connect to  $V_{CC\ I/O}$ , not to a different power source. Otherwise the ET1100 could be powered via the resistors and the internal clamping diodes as long as  $V_{CC\ I/O}$  is below the other power source.

Internal pull-up/pull-down resistor values shown in the pinout tables are nominal.

#### 3.1 Overview

#### 3.1.1 Pin Overview

Table 8: Pin Overview

| Table 6. Fill Overview |                                |        |    |                 |                                         |        |
|------------------------|--------------------------------|--------|----|-----------------|-----------------------------------------|--------|
| Pin                    | Pin name                       | Dir.   | P  | Pin             | Pin name                                | Dir.   |
| A1                     | PDI[27]/RX_DV(3)/EBUS(3)-RX-   | BD/LI- | D  | 07              | GND <sub>Core</sub>                     |        |
| A2                     | PDI[26]/TX_ENA(3)/EBUS(3)-TX+  | BD/LO+ | D  | 80              | Res. [7]                                | 1      |
| АЗ                     | PDI[24]/TX_D(3)[1]/EBUS(3)-TX- | BD/LO- | D  | 9               | GND <sub>I/O</sub>                      |        |
| A4                     | PDI[22]/TX_D(3)[3]             | BD     | D  | 010             | V <sub>CC I/O</sub>                     |        |
| A5                     | PDI[20]/RX_D(3)[3]             | BD     | D  | 011             | PDI[1]                                  | BD     |
| A6                     | PDI[18]/RX_D(3)[0]             | BD     | D  | 012             | PDI[0]                                  | BD     |
| A7                     | PDI[16]/RX_ERR(3)              | BD     | Е  | 1               | TX_D(2)[1]/EBUS(2)-TX-                  | O/LO-  |
| A8                     | PDI[14]                        | BD     | Е  | 2               | PDI[34]/TX_D(2)[0]/<br>CTRL_STATUS_MOVE | BD     |
| A9                     | PDI[12]                        | BD     | Е  | 3               | LINKACT(2)/P_CONF[2]                    | BD     |
| A10                    | PDI[10]                        | BD     | E  | 4               | Res. [0]                                | 1      |
| A11                    | PDI[8]                         | BD     | E  | 9               | V <sub>CC I/O</sub>                     |        |
| A12                    | PDI[6]                         | BD     | E  | 10              | Res. [3]                                | 1      |
| B1                     | PDI[29]/RX_D(3)[1]/EBUS(3)-RX+ | BD/LI+ | E  | 11              | SYNC/LATCH[0]                           | BD     |
| B2                     | PDI[28]/PERR(3)/TRANS(3)       | BD     | E  | 12              | SYNC/LATCH[1]                           | BD     |
| В3                     | PDI[25]/TX_D(3)[0]             | BD     | F  | 1               | TX_ENA(2)/EBUS(2)-TX+                   | BD/LO+ |
| B4                     | PDI[23]/TX_D(3)[2]             | BD     | F: | 2               | LINK_MII(2)/CLK25OUT1                   | BD     |
| B5                     | PDI[21]/LINK_MII(3)            | BD     | F: | 3               | V <sub>CC I/O</sub> (T0)                |        |
| B6                     | PDI[19]/RX_D(3)[2]             | BD     | F  | 4               | Res. [6]                                | 1      |
| B7                     | PDI[17]/RX_CLK(3)              | BD     | F: | 9               | GND <sub>I/O</sub>                      |        |
| B8                     | PDI[15]                        | BD     | F  | 10              | V <sub>CC I/O</sub>                     |        |
| В9                     | PDI[13]                        | BD     | F  | 11              | EEPROM_DATA                             | BD     |
| B10                    | PDI[9]                         | BD     | F  | 12              | OSC_OUT                                 | 0      |
| B11                    | PDI[7]/CPU_CLK                 | BD     | G  | €1              | PDI[35]/RX_ERR(2)                       | BD     |
| B12                    | PDI[4]                         | BD     | G  | 32              | PDI[36]/RX_CLK(2)                       | BD     |
| C1                     | PDI[31]/CLK25OUT2              | BD     | G  | 3               | Res. [1]                                | 1      |
| C2                     | PDI[30]/LINKACT(3)/P_CONF(3)   | BD     | G  | <del>3</del> 4  | Res. [2]                                | 1      |
| C3                     | PERR(2)/TRANS(2)/PHYAD_OFF     | BD     | G  | <del>3</del> 9  | $GND_PLL$                               |        |
| C4                     | RBIAS                          |        | G  | <del>3</del> 10 | V <sub>CC PLL</sub>                     |        |
| C5                     | V <sub>CC I/O</sub>            |        | G  | <del>3</del> 11 | EEPROM_CLK                              | BD     |
| C6                     | V <sub>CC Core</sub>           |        | G  | 312             | OSC_IN                                  | 1      |
| C7                     | V <sub>CC Core</sub>           |        | Н  | 11              | RX_DV(2)/EBUS(2)-RX-                    | I/LI-  |
| C8                     | Res. [4]                       | I      | Н  | 12              | PDI[37]/RX_D(2)[0]                      | BD     |
| C9                     | PDI[11]                        | BD     | Н  | 13              | TESTMODE                                | 1      |
| C10                    | PDI[5]                         | BD     | Н  | 14              | GND <sub>I/O</sub> (T1)                 |        |

| Pin | Pin name                      | Dir. |
|-----|-------------------------------|------|
| C11 | PDI[3]                        | BD   |
| C12 | PDI[2]                        | BD   |
| D1  | PDI[32]/TX_D(2)[3]            | BD   |
| D2  | PDI[33]/TX_D(2)[2]            | BD   |
| D3  | V <sub>CC I/O</sub>           |      |
| D4  | GND <sub>I/O</sub>            |      |
| D5  | GND <sub>I/O</sub>            |      |
| D6  | GND <sub>Core</sub>           |      |
| J5  | GND <sub>I/O</sub>            |      |
| J6  | GND <sub>Core</sub>           |      |
| J7  | GND <sub>Core</sub>           |      |
| J8  | GND <sub>I/O</sub>            |      |
| J9  | GND <sub>I/O</sub>            |      |
| J10 | V <sub>CC I/O</sub>           |      |
| J11 | PERR (0)/TRANS(0)/CLK_MODE[0] | BD   |
| J12 | LINKACT(0)/P_CONF[0]          | BD   |
| K1  | PDI[39]/RX_D(2)[3]            | BD   |
| K2  | PERR(1)/TRANS(1)/CLK_MODE(1)  | BD   |
| K3  | LINK_MII(1)                   | 1    |
| K4  | RX_CLK(1)                     | 1    |
| K5  | V <sub>CC I/O</sub>           |      |
| K6  | V <sub>CC Core</sub>          |      |
| K7  | V <sub>CC Core</sub>          |      |
| K8  | V <sub>CC I/O</sub>           |      |
| K9  | GND <sub>I/O</sub> (T2)       |      |
| K10 | RX_D(0)[0]                    | 1    |
| K11 | MI_CLK/LINKPOL                | BD   |
| K12 | MI_DATA                       | BD   |
| L1  | LINKACT(1)/P_CONF(1)          | BD   |
| L2  | TX_D(1)[2]/P_MODE[0]          | BD   |

| Pin | Pin name                  | Dir.   |
|-----|---------------------------|--------|
| H9  | V <sub>CC I/O</sub> (T3)  |        |
| H10 | Res. [5]                  | 1      |
| H11 | RUN/EEPROM_SIZE           | BD     |
| H12 | RESET                     | BD     |
| J1  | RX_D(2)[1]/EBUS(2)-RX+    | I/LI+  |
| J2  | PDI[38]/RX_D(2)[2]        | BD     |
| J3  | V <sub>CC I/O</sub>       |        |
| J4  | GND <sub>I/O</sub>        |        |
| L3  | TX_D(1)[0]/TRANS_MODE_ENA | BD     |
| L4  | RX_D(1)[0]                | 1      |
| L5  | RX_D(1)[2]                | 1      |
| L6  | RX_ERR(1)                 | 1      |
| L7  | TX_D(0)[2]/C25_SHI[0]     | BD     |
| L8  | TX_D(0)[0]/C25_ENA        | BD     |
| L9  | LINK_MII(0)               | 1      |
| L10 | RX_CLK(0)                 | 1      |
| L11 | RX_D(0)[2]                | 1      |
| L12 | RX_D(0)[3]                | 1      |
| M1  | TX_D(1)[3]/P_MODE[1]      | BD     |
| M2  | TX_D(1)[1]/EBUS(1)-TX-    | O/LO-  |
| M3  | TX_ENA(1)/EBUS(1)-TX+     | BD/LO+ |
| M4  | RX_DV(1)/EBUS(1)-RX-      | I/LI-  |
| M5  | RX_D(1)[1]/EBUS(1)-RX+    | I/LI+  |
| M6  | RX_D(1)[3]                | 1      |
| M7  | TX_D(0)[3]/C25_SHI[1]     | BD     |
| M8  | TX_D(0)[1]/EBUS(0)-TX-    | O/LO-  |
| M9  | TX_ENA(0)/EBUS(0)-TX+     | BD/LO+ |
| M10 | RX_ERR(0)                 | 1      |
| M11 | RX_DV(0)/EBUS(0)-RX-      | I/LI-  |
| M12 | RX_D(0)[1]/EBUS(0)-RX+    | I/LI+  |

## 3.1.2 Signal Overview

**Table 9: Signal Overview** 

| Signal               | Туре          | Dir. | Description                                                       |
|----------------------|---------------|------|-------------------------------------------------------------------|
| C25_ENA              | Configuration | 1    | CLK25OUT2 Enable: Enable CLK25OUT2                                |
| C25_SHI[1:0]         | Configuration | 1    | TX Shift: Shifting/phase compensation of MII TX signals           |
| CLK_MODE[1:0]        | Configuration | 1    | CPU_CLK configuration                                             |
| CLK25OUT1/CLK25OUT2  | MII           | 0    | 25 MHz clock source for Ethernet PHYs                             |
| CPU_CLK              | PDI           | 0    | Clock signal for µController                                      |
| CTRL_STATUS_MOVE     | Configuration | 1    | Move Digital I/O Control/Status signal to last available PDI byte |
| EBUS(3:0)-RX-        | EBUS          | LI-  | EBUS LVDS receive signal -                                        |
| EBUS(3:0)-RX+        | EBUS          | LI+  | EBUS LVDS receive signal +                                        |
| EBUS(3:0)-TX-        | EBUS          | LO-  | EBUS LVDS transmit signal -                                       |
| EBUS(3:0)-TX+        | EBUS          | LO+  | EBUS LVDS transmit signal +                                       |
| EEPROM_CLK           | EEPROM        | BD   | EEPROM I <sup>2</sup> C Clock                                     |
| EEPROM_DATA          | EEPROM        | BD   | EEPROM I <sup>2</sup> C Data                                      |
| EEPROM_SIZE          | Configuration | 1    | EEPROM size configuration                                         |
| PERR(3:0)            | LED           | 0    | Port receive error LED output (for testing)                       |
| GND <sub>Core</sub>  | Power         |      | Core logic ground                                                 |
| GND <sub>I/O</sub>   | Power         |      | I/O ground                                                        |
| GND <sub>PLL</sub>   | Power         |      | PLL ground                                                        |
| LINK_MII(3:0)        | MII           | 1    | PHY signal indicating a link                                      |
| LINKACT(3:0)         | LED           | 0    | Link/Activity LED output                                          |
| LINKPOL              | Configuration | 1    | LINK_MII(3:0) polarity configuration                              |
| MI_CLK               | MII           | 0    | PHY Management Interface clock                                    |
| MI_DATA              | MII           | BD   | PHY Management Interface data                                     |
| OSC_IN               | Clock         | 1    | Clock source (crystal/oscillator)                                 |
| OSC_OUT              | Clock         | 0    | Clock source (crystal)                                            |
| P_CONF(3:0)          | Configuration | 1    | Physical layer of logical ports                                   |
| P_MODE[1:0]          | Configuration | 1    | Number of physical ports and corresponding logical ports          |
| PDI[39:0]            | PDI           | BD   | PDI signal, depending on EEPROM content                           |
| PHYAD_OFF            | Configuration | 1    | Ethernet PHY Address Offset                                       |
| RBIAS                | EBUS          |      | BIAS resistor for LVDS TX current adjustment                      |
| Res. [7:0]           | Reserved      | 1    | Reserved pins                                                     |
| RESET                | General       | BD   | Open collector Reset output/Reset input                           |
| RUN                  | LED           | 0    | Run LED controlled by AL Status register                          |
| RX_CLK(3:0)          | MII           | 1    | MII receive clock                                                 |
| RX_D(3:0)[3:0]       | MII           | 1    | MII receive data                                                  |
| RX_DV(3:0)           | MII           | 1    | MII receive data valid                                            |
| RX_ERR(3:0)          | MII           | 1    | MII receive error                                                 |
| SYNC/LATCH[1:0]      | DC            | I/O  | Distributed Clocks SyncSignal output or LatchSignal input         |
| TESTMODE             | General       | 1    | Reserved for testing, connect to GND                              |
| TRANS(3:0)           | MII           | 1    | MII interface sharing: share port enable                          |
| TRANS_MODE_ENA       | Configuration | 1    | Enable MII interface sharing (and TRANS(3:0) signals)             |
| TX_D(3:0)[3:0]       | MII           | 0    | MII transmit data                                                 |
| TX_ENA(3:0)          | MII           | 0    | MII transmit enable                                               |
| V <sub>CC Core</sub> | Power         |      | Core logic power                                                  |
| V <sub>CC I/O</sub>  | Power         |      | I/O power                                                         |
| V <sub>CC PLL</sub>  | Power         |      | PLL power                                                         |

## 3.1.3 PDI Signal Overview

Table 10: PDI signal overview

| PDI         | Signal        | Dir.   | Description                                          |
|-------------|---------------|--------|------------------------------------------------------|
|             | EEPROM_LOADED | 0      | PDI is active, EEPROM is loaded                      |
|             | I/O[31:0]     | I/O/BD | Input/Output or Bidirectional data                   |
|             | LATCH_IN      | 1      | External data latch signal                           |
| Digital I/O | OE_CONF       | 1      | Output Enable Configuration                          |
| Digital I/O | OE_EXT        | 1      | Output Enable                                        |
|             | OUTVALID      | 0      | Output data is valid/Output event                    |
|             | SOF           | 0      | Start of Frame                                       |
|             | WD_TRIG       | 0      | Watchdog Trigger                                     |
|             | EEPROM_LOADED | 0      | PDI is active, EEPROM is loaded                      |
|             | SPI_CLK       | 1      | SPI clock                                            |
| SPI         | SPI_DI        | 1      | SPI data MOSI                                        |
| SFI         | SPI_DO        | 0      | SPI data MISO                                        |
|             | SPI_IRQ       | 0      | SPI interrupt                                        |
|             | SPI_SEL       | 1      | SPI chip select                                      |
|             | CS            | 1      | Chip select                                          |
|             | BHE           | I      | Byte High Enable (16 bit µController interface only) |
|             | RD            | I      | Read command                                         |
|             | WR            | I      | Write command                                        |
| μC async.   | BUSY          | 0      | EtherCAT device is busy                              |
| μC async.   | IRQ           | 0      | Interrupt                                            |
|             | EEPROM_LOADED | 0      | PDI is active, EEPROM is loaded                      |
|             | DATA[7:0]     | BD     | Data bus for 8 bit µController interface             |
|             | ADR[15:0]     | 1      | Address bus                                          |
|             | DATA[15:0]    | BD     | Data bus for 16 bit µController interface            |
|             | ADR[15:0]     | 1      | Address bus                                          |
|             | BHE           | 1      | Byte High Enable                                     |
|             | CPU_CLK_IN    | 1      | μController interface clock                          |
|             | CS            | 1      | Chip select                                          |
|             | DATA[15:0]    | BD     | Data bus for 16 Bit µController interface            |
| μC sync.    | DATA[7:0]     | BD     | Data bus for 8 Bit µController interface             |
|             | EEPROM_LOADED | 0      | PDI is active, EEPROM is loaded                      |
|             | IRQ           | 0      | Interrupt                                            |
|             | RD/nWR        | 1      | Read/Write access                                    |
|             | TA            | 0      | Transfer Acknowledge                                 |
|             | TS            | 1      | Transfer Start                                       |

#### 3.2 Power Supply

The ET1100 supports different power supply and I/O voltage options with 3.3V I/O (or 5V I/O, not recommended) and optionally single or dual power supply.

The  $V_{\text{CCI/O}}$  supply voltage directly determines the I/O voltages for all inputs and outputs, i.e., with 3.3V  $V_{\text{CCI/O}}$ , the inputs are 3.3V I/O compliant and they are  $\underline{\text{not}}$  5V tolerant ( $V_{\text{CCI/O}}$  has to be 5V if 5V tolerant I/Os are required).

The core supply voltages  $V_{CC\ Core}/V_{CC\ PLL}$  (nom. 2.5V) are generated from  $V_{CC\ IO}$  by an internal LDO.  $V_{CC\ PLL}$  is always equal to  $V_{CC\ Core}$ . The internal LDO cannot be switched off, it stops operating if external supply voltage is higher than the internal LDO output voltage, thus the external supply voltage ( $V_{CC\ Core}/V_{CC\ PLL}$ ) has to be higher (at least 0.1V) than the internal LDO output voltage.

Using the internal LDO increases power dissipation, and power consumption for 5V I/O voltage is significantly higher than power consumption for 3.3V I/O. It is highly recommended to use 3.3V I/O voltage and the internal LDO for  $V_{CC\ Core}/V_{CC\ PLL}$ .

Voltage stabilization capacitors at all power pairs are necessary.

Table 11: Power supply options (all voltages nominal)

| V <sub>CC I/O</sub> | V <sub>CC Core</sub> /V <sub>CC</sub> | Input<br>signals | Output signals | Comment                                        |
|---------------------|---------------------------------------|------------------|----------------|------------------------------------------------|
| 3.3V                | Internal LDO<br>(2.5V)                | 3.3V only        | 3.3V only      | Single power supply, low power dissipation     |
| Not red             | commended for                         | future compa     | atibility:     |                                                |
| 3.3V                | External<br>2.5V                      | 3.3V only        | 3.3V only      | Dual power supply, lowest power dissipation    |
| 5V                  | Internal LDO<br>(2.5V)                | 5V only          | 5V only        | Single power supply, highest power dissipation |
| 5V                  | External<br>2.5V                      | 5V only          | 5V only        | Dual power supply, high power dissipation      |

## 3.2.1 I/O Power Supply

The I/O power supply pins can be connected to either 3.3V or 5.0V (5.0V not recommended), depending on the desired interface voltage. All power pins must be connected, and voltage stabilization capacitors at Vcci/o/GNDi/o power pairs are necessary.

Table 12: I/O power supply pins

| Pin | Pin name                 |
|-----|--------------------------|
| C5  | V <sub>CC I/O</sub>      |
| D5  | GND <sub>I/O</sub>       |
| D3  | V <sub>CC I/O</sub>      |
| D4  | GND <sub>I/O</sub>       |
| J3  | V <sub>CC I/O</sub>      |
| J4  | GND <sub>I/O</sub>       |
| K5  | V <sub>CC I/O</sub>      |
| J5  | GND <sub>I/O</sub>       |
| K8  | V <sub>CC I/O</sub>      |
| J8  | GND <sub>I/O</sub>       |
| J10 | V <sub>CC I/O</sub>      |
| J9  | GND <sub>I/O</sub>       |
| F10 | V <sub>CC I/O</sub> *    |
| F9  | GND <sub>I/O</sub> *     |
| D10 | V <sub>CC I/O</sub>      |
| D9  | GND <sub>I/O</sub>       |
| E9  | V <sub>CC I/O</sub> *    |
| H4  | GND <sub>I/O</sub> (T1)  |
| F3  | V <sub>CC I/O</sub> (T0) |
| K9  | GND <sub>I/O</sub> (T2)  |
| H9  | V <sub>CC I/O</sub> (T3) |

NOTE: The pins marked with \* are most adjacent to the internal LDO – this should be taken into account for voltage stabilization.

The I/O power supply pins marked with T0-T3 are used as test pins for the ET1100-000x, but they must be connected to the listed supply voltages for future compatibility.

## 3.2.2 Logic Core Power Supply

Table 13 shows the pins for core power supply. Core supply voltage is 2.5V. The core power is either generated by the internal LDO, which is sourced by the I/O power supply, or externally. In both cases, voltage stabilization capacitors have to be connected to  $V_{CC\ Core}/GND_{Core}$  power pairs.

**Table 13: Core Power Supply pins** 

| Pin | Pin name             |
|-----|----------------------|
| C6  | V <sub>CC Core</sub> |
| D6  | GND <sub>Core</sub>  |
| K6  | V <sub>CC Core</sub> |
| J6  | GND <sub>Core</sub>  |
| K7  | V <sub>CC Core</sub> |
| J7  | GND <sub>Core</sub>  |
| C7  | V <sub>CC Core</sub> |
| D7  | GND <sub>Core</sub>  |

## 3.2.3 PLL Power Supply

Table 14 shows the pins for PLL power supply. PLL supply voltage is 2.5V. The PLL power is either generated by the internal LDO, which is sourced by the I/O power supply, or externally. In both cases, voltage stabilization capacitors have to be connected to  $V_{CC\ PLL}/GND_{PLL}$ .

**Table 14: PLL Power Supply pins** 

| Pin | Pin name            |
|-----|---------------------|
| G10 | V <sub>CC PLL</sub> |
| G9  | $GND_PLL$           |

## 3.2.4 Example schematics for power supply



Figure 3: ET1100 power supply

Recommendation for voltage stabilization capacitors: 220pF and 100nF ceramic capacitors for each power pin pair, additional 10 $\mu$ F capacitor for V<sub>CC I/O</sub>, and V<sub>CC Core</sub>/V<sub>CC PLL</sub>, i.e., a total of two 10 $\mu$ F capacitors.

GND<sub>I/O</sub>, GND<sub>Core</sub>, and GND<sub>PLL</sub> can be connected to a single GND potential.

The internal LDO is self-deactivating if the actual  $V_{CC\ Core}/V_{CC\ PLL}$  voltage is higher than the nominal LDO output voltage.

### 3.3 Clock Supply

Table 15: Clock supply pins

| Pin | Pin     |      | Signal  |      | Configuration | Internal |
|-----|---------|------|---------|------|---------------|----------|
| Pin | Name    | Dir. | Signal  | Dir. | Signal        | PU/PD    |
| G12 | OSC_IN  | I    | OSC_IN  | 1    |               |          |
| F12 | OSC_OUT | 0    | OSC_OUT | 0    |               |          |

#### OSC IN

Connection to external crystal or oscillator input (25 MHz). An oscillator as the clock source for both ET1100 and PHYs is mandatory if MII ports are used and CLK25OUT1/2 cannot be used as the clock source for the PHYs. The 25 MHz clock source should have an initial accuracy of 25ppm or better.

#### OSC OUT

Connection to external crystal. Should be left open if an oscillator is connected to OSC\_IN.

#### 3.3.1 Example schematics for clock supply

The layout of the clock source has the biggest influence on EMC/EMI of a system design.

Although a clock frequency of 25 MHz requires not extensive design efforts, the following rules shall help to improve system performance:

- Keep clock source and ESC as close as possible close together.
- Ground Layer should be seamless in this area.
- Power supply should be of low impedance for clock source and ESC clock supply.
- Capacitors shall be used as recommended by the clock source component.
- Capacities between clock source and ESC clock supply should be in the same size (values depend upon geometrical form of board).

The initial accuracy of the ET1100 clock source has to be 25ppm or better.



Figure 4: Quartz crystal connection

NOTE: The value of the load capacitors depends on the load capacitance of the crystal, the pin capacitance  $C_{OSC}$  of the ESC pins and the board design (typical 12pF each if  $C_L = 10pF$ ).



Figure 5: Quartz crystal Clock source for ET1100 and Ethernet PHYs



Figure 6: Oscillator clock source for ET1100 and Ethernet PHYs

#### 3.4 Reset Pin

Table 16: Reset pin

| Pin | Pin   |      | Signal |      | Configuration | Internal  |
|-----|-------|------|--------|------|---------------|-----------|
| Pin | Name  | Dir. | Signal | Dir. | Signal        | PU/PD     |
| H12 | RESET | BD   | RESET  | BD   |               | 3.3 kΩ PU |

#### **RESET**

The open collector RESET input/output (active low) signals the reset state of ET1100. The reset state is entered at power-on, if the power supply is to low, or if a reset was initiated using the reset register 0x0040. ET1100 also enters reset state if RESET pin is held low by external devices

#### 3.4.1 Internal reset logic and Example schematic for RESET pin



Figure 7: Reset Logic

It is recommended to connect the PHYs and the  $\mu$ Controller to the RESET pin. This makes sure that the PHYs are not communicating while the ET1200 is in reset (lost frames), and it allows for resetting the whole EtherCAT slave device via EtherCAT in case of an unintended condition.

## 3.5 RBIAS Pin

Table 17: RBIAS pin

| Pin | Pin   |      | Signal |      | Configuration | Internal |
|-----|-------|------|--------|------|---------------|----------|
| PIN | Name  | Dir. | Signal | Dir. | Signal        | PU/PD    |
| C4  | RBIAS |      | RBIAS  |      |               |          |

#### **RBIAS**

Bias resistor for LVDS TX current adjustment, should be 11 k $\Omega$  connected to GND.

NOTE: If only MII ports are used (no EBUS at all), the RBIAS resistor can be selected in the range of 10-15 k $\Omega$ 

## 3.5.1 Example schematic for RBIAS resistor

The LVDS RBIAS resistor should have a value of R<sub>BIAS</sub>=11 k $\Omega$ .



Figure 8: LVDS load resistor

.

#### 3.6 Configuration Pins

The configuration pins are used to configure the ET1100 at power-on with pull-up or pull-down resistors. At power-on the ET1100 uses these pins as inputs to latch the configuration<sup>2</sup>. After power-on, the pins have their operation functionality which has been assigned to them, and therefore pin direction changes if necessary. The power-on phase finishes before the nRESET pin is released. In subsequent reset phases without power-on condition, the configuration pins still have their operation functionality, i.e., the ET1100 configuration is not latched again and output drivers remain active.

The configuration value 0 is realized by a pull-down resistor, a pull-up resistor is used for a 1. Since some configuration pins are also used as LED outputs, the polarity of the LED output depends on the configuration value.

#### 3.6.1 Example schematics for configuration input/LED output pins



Figure 9: Dual purpose configuration input/LED output pins

-

<sup>&</sup>lt;sup>2</sup> Take care of proper configuration: External devices attached to dual-purpose configuration pins might interfere sampling the intended configuration if they are e.g. not properly powered at the sample time (external device keeps configuration pin low although a pull-up resistor is attached). In such cases the ET1100 power-on value sampling time can be delayed by delaying power activation.

#### 3.6.2 Port Mode

Port Mode configures the number of physical ports and the corresponding logical ports. It is shown in Table 18.

**Table 18: Port Mode** 

| Description | Config signal | Pin name             | Register  | P_MODE[1:0] Values                                                                                                       |
|-------------|---------------|----------------------|-----------|--------------------------------------------------------------------------------------------------------------------------|
|             | P_MODE[0]     | TX_D(1)[2]/P_MODE[0] | 0x0E00[0] | 00 = 2 ports (log. ports 0 and 1)                                                                                        |
| Port Mode   | P_MODE[1]     | TX_D(1)[3]/P_MODE[1] | 0x0E00[1] | 01 = 3 ports (log. ports 0,1, and 2)<br>10 = 3 ports (log. ports 0,1, and 3)<br>11 = 4 ports (log. ports 0, 1, 2, and 3) |

NOTE: The term physical port in this document is only used for grouping ET1100 interface pins. The register set as well as any master/slave software is always based on logical ports. The distinction between physical and logical ports is made in order to increase the number of available PDI pins. Each logical port is associated with exactly one physical port, and it can be configured to be either EBUS or MII.

MII ports are always assigned to the lower physical ports, then EBUS ports are assigned. If any MII ports are configured, the lowest logical MII port is always connected to physical port 0, the next higher logical MII port is connected to physical port 1, and so on. Afterwards, the lowest logical EBUS port – if configured – is connected to the next physical port following the physical MII ports, i.e. port [number of MII ports]. Without MII ports, the EBUS ports are connected beginning with physical port 0.

If only EBUS or only MII ports are used, the physical port number is the same as the logical port number for P MODE[1:0]=00, 01 or 11. Refer to the next chapter for more details.

### 3.6.3 Port Configuration

P\_CONF[3:0] determines the physical layer configuration (MII or EBUS). P\_CONF[0] determines the physical layer of logical port 0, P\_CONF[1] determines logical port 1, P\_CONF[2] determines the physical layer of the next available logical port (either 3 for P\_MODE[1:0]=10, else 2), and P\_CONF[3] determines logical port 3. If a physical port is not used, the corresponding P\_CONF configuration signal is not used.

**Table 19: Port Configuration** 

| Description   | Configuration signal | Pin name                     | Register  | Values   |
|---------------|----------------------|------------------------------|-----------|----------|
|               | P_CONF[0]            | LINKACT(0)/P_CONF[0]         | 0x0E00[2] |          |
| Port          | P_CONF[1]            | LINKACT(1)/P_CONF(1)         | 0x0E00[3] | 0 = EBUS |
| Configuration | P_CONF[2]            | LINKACT(2)/P_CONF[2]         | 0x0E00[4] | 1 = MII  |
|               | P_CONF[3]            | PDI[30]/LINKACT(3)/P_CONF(3) | 0x0E00[5] |          |

### 3.6.3.1 Configurations with 2 ports

For configurations with 2 ports, logical ports 0 and 1 are used. The port signals are available at physical ports 0 and 1, depending on the port configuration. P\_MODE[1:0] has to be set to 00. P\_CONF[1:0] determine the physical layer of logical ports (1:0). P\_CONF[3:2] are not used, nevertheless, P\_CONF[2] should not be left open (connection to GND recommended). P\_CONF[3] should be pulled down if possible (denoted with '-' in the table), if your application allows this.

| Logica              | al port             | Physic              | P_CONF              |       |
|---------------------|---------------------|---------------------|---------------------|-------|
| 1                   | 0                   | 1                   | 0                   | [3:0] |
| EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | -000  |
| EBUS <sub>(1)</sub> | $MII_{(0)}$         | EBUS <sub>(1)</sub> | $MII_{(0)}$         | -001  |
| $MII_{(1)}$         | EBUS <sub>(0)</sub> | EBUS <sub>(0)</sub> | $MII_{(1)}$         | -010  |
| $MII_{(1)}$         | $MII_{(0)}$         | $MII_{(1)}$         | $MII_{(0)}$         | -011  |

Table 20: Configurations with 2 ports (P\_MODE[1:0]=00)

### 3.6.3.2 Configurations with 3 ports

For configurations with 3 ports, either logical ports 0, 1, and 2 (P\_MODE[1:0]=01) or logical ports 0, 1, and 3 (P\_MODE[1:0]=10) are used. The port signals are available at physical ports 0, 1 and 2, depending on the port configuration. P\_CONF[2:0] determine the physical layer of logical ports 2, 1, 0, or logical ports 3, 1, 0, depending on the P\_MODE settings (P\_CONF[2] is either used for logical port 2 or logical port 3). P\_CONF[3] should be pulled down if possible (denoted with '-' in the tables), if your application allows this.

| L                   | Logical port        |                     |                     | Physical port       |                     |       |
|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-------|
| 2                   | 1                   | 0                   | 2                   | 1                   | 0                   | [3:0] |
| EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | -000  |
| EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | $MII_{(0)}$         | EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | $MII_{(0)}$         | -001  |
| EBUS <sub>(2)</sub> | $MII_{(1)}$         | EBUS <sub>(0)</sub> | EBUS <sub>(2)</sub> | EBUS <sub>(0)</sub> | $MII_{(1)}$         | -010  |
| EBUS <sub>(2)</sub> | $MII_{(1)}$         | $MII_{(0)}$         | EBUS <sub>(2)</sub> | $MII_{(1)}$         | $MII_{(0)}$         | -011  |
| $MII_{(2)}$         | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | $MII_{(2)}$         | -100  |
| $MII_{(2)}$         | EBUS <sub>(1)</sub> | $MII_{(0)}$         | EBUS <sub>(1)</sub> | $MII_{(2)}$         | $MII_{(0)}$         | -101  |
| $MII_{(2)}$         | MII <sub>(1)</sub>  | EBUS <sub>(0)</sub> | EBUS <sub>(0)</sub> | $MII_{(2)}$         | $MII_{(1)}$         | -110  |
| $MII_{(2)}$         | MII <sub>(1)</sub>  | $MII_{(0)}$         | $MII_{(2)}$         | MII <sub>(1)</sub>  | $MII_{(0)}$         | -111  |

Table 21: Configurations with 3 ports (ports 0,1, and 2; P\_MODE[1:0]=01)

Table 22: Configurations with 3 ports (ports 0, 1, and 3; P\_MODE[1:0]=10)

| L                   | Logical port        |                     |                     | Physical port       |                     |       |  |
|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-------|--|
| 3                   | 1                   | 0                   | 2                   | 1                   | 0                   | [3:0] |  |
| EBUS <sub>(3)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | EBUS <sub>(3)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | -000  |  |
| EBUS <sub>(3)</sub> | EBUS <sub>(1)</sub> | $MII_{(0)}$         | EBUS <sub>(3)</sub> | EBUS <sub>(1)</sub> | $MII_{(0)}$         | -001  |  |
| EBUS <sub>(3)</sub> | $MII_{(1)}$         | EBUS <sub>(0)</sub> | EBUS <sub>(3)</sub> | EBUS <sub>(0)</sub> | $MII_{(1)}$         | -010  |  |
| EBUS <sub>(3)</sub> | $MII_{(1)}$         | $MII_{(0)}$         | EBUS <sub>(3)</sub> | $MII_{(1)}$         | $MII_{(0)}$         | -011  |  |
| $MII_{(3)}$         | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | $MII_{(3)}$         | -100  |  |
| $MII_{(3)}$         | EBUS <sub>(1)</sub> | $MII_{(0)}$         | EBUS <sub>(1)</sub> | $MII_{(3)}$         | $MII_{(0)}$         | -101  |  |
| $MII_{(3)}$         | $MII_{(1)}$         | EBUS <sub>(0)</sub> | EBUS <sub>(0)</sub> | $MII_{(3)}$         | $MII_{(1)}$         | -110  |  |
| $MII_{(3)}$         | $MII_{(1)}$         | $MII_{(0)}$         | $MII_{(3)}$         | $MII_{(1)}$         | $MII_{(0)}$         | -111  |  |

# 3.6.3.3 Configurations with 4 ports

For configurations with 4 ports, logical ports 0 to 3 are used. The port signals are available at physical ports 0 to 3, depending on the port configuration. P\_MODE[1:0] has to be set to 11. P\_CONF[3:0] determine the physical layer of logical ports (3:0).

Table 23: Configurations with 4 ports (P\_MODE[1:0]=01)

|                     | Logica              | al port             |                     |                     | Physic              | al port             | P_CONF<br>[3:0]     |      |
|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|------|
| 3                   | 2                   | 1                   | 0                   | 3                   | 2                   | 1                   | 0                   |      |
| EBUS <sub>(3)</sub> | EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | EBUS <sub>(3)</sub> | EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | 0000 |
| EBUS <sub>(3)</sub> | EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | $MII_{(0)}$         | EBUS <sub>(3)</sub> | EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | $MII_{(0)}$         | 0001 |
| EBUS <sub>(3)</sub> | EBUS <sub>(2)</sub> | $MII_{(1)}$         | EBUS <sub>(0)</sub> | EBUS <sub>(3)</sub> | EBUS <sub>(2)</sub> | EBUS <sub>(0)</sub> | $MII_{(1)}$         | 0010 |
| EBUS <sub>(3)</sub> | EBUS <sub>(2)</sub> | $MII_{(1)}$         | $MII_{(0)}$         | EBUS <sub>(3)</sub> | EBUS <sub>(2)</sub> | $MII_{(1)}$         | $MII_{(0)}$         | 0011 |
| EBUS <sub>(3)</sub> | $MII_{(2)}$         | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | EBUS <sub>(3)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | $MII_{(2)}$         | 0100 |
| EBUS <sub>(3)</sub> | $MII_{(2)}$         | EBUS <sub>(1)</sub> | $MII_{(0)}$         | EBUS <sub>(3)</sub> | EBUS <sub>(1)</sub> | $MII_{(2)}$         | $MII_{(0)}$         | 0101 |
| EBUS <sub>(3)</sub> | $MII_{(2)}$         | $MII_{(1)}$         | EBUS <sub>(0)</sub> | EBUS <sub>(3)</sub> | EBUS <sub>(0)</sub> | $MII_{(2)}$         | $MII_{(1)}$         | 0110 |
| EBUS <sub>(3)</sub> | $MII_{(2)}$         | $MII_{(1)}$         | $MII_{(0)}$         | EBUS <sub>(3)</sub> | $MII_{(2)}$         | $MII_{(1)}$         | $MII_{(0)}$         | 0111 |
| MII <sub>(3)</sub>  | EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | MII <sub>(3)</sub>  | 1000 |
| MII <sub>(3)</sub>  | EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | $MII_{(0)}$         | EBUS <sub>(2)</sub> | EBUS <sub>(1)</sub> | MII <sub>(3)</sub>  | $MII_{(0)}$         | 1001 |
| MII <sub>(3)</sub>  | EBUS <sub>(2)</sub> | $MII_{(1)}$         | EBUS <sub>(0)</sub> | EBUS <sub>(2)</sub> | EBUS <sub>(0)</sub> | MII <sub>(3)</sub>  | $MII_{(1)}$         | 1010 |
| MII <sub>(3)</sub>  | EBUS <sub>(2)</sub> | $MII_{(1)}$         | $MII_{(0)}$         | EBUS <sub>(2)</sub> | MII <sub>(3)</sub>  | $MII_{(1)}$         | $MII_{(0)}$         | 1011 |
| MII <sub>(3)</sub>  | $MII_{(2)}$         | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | EBUS <sub>(1)</sub> | EBUS <sub>(0)</sub> | MII <sub>(3)</sub>  | $MII_{(2)}$         | 1100 |
| MII <sub>(3)</sub>  | $MII_{(2)}$         | EBUS <sub>(1)</sub> | $MII_{(0)}$         | EBUS <sub>(1)</sub> | MII <sub>(3)</sub>  | $MII_{(2)}$         | $MII_{(0)}$         | 1101 |
| MII <sub>(3)</sub>  | $MII_{(2)}$         | $MII_{(1)}$         | EBUS <sub>(0)</sub> | EBUS <sub>(0)</sub> | MII <sub>(3)</sub>  | $MII_{(2)}$         | MII <sub>(1)</sub>  | 1110 |
| MII <sub>(3)</sub>  | $MII_{(2)}$         | $MII_{(1)}$         | $MII_{(0)}$         | MII <sub>(3)</sub>  | $MII_{(2)}$         | $MII_{(1)}$         | $MII_{(0)}$         | 1111 |

#### 3.6.4 CPU CLK MODE

CLK\_MODE is used to provide a clock signal to an external microcontroller. If CLK\_MODE is not 00, CPU\_CLK is available on PDI[7], thus this pin is not available for PDI signals anymore. For µController PDIs, PDI[7] is ADR[15], which is treated to be 0 if CPU\_CLK is selected. The CPU\_CLK MODE is shown in Table 24.

Table 24: CPU\_CLK Mode

| Description    | Config signal | Pin name                             | Register  | Values                                                                                   |
|----------------|---------------|--------------------------------------|-----------|------------------------------------------------------------------------------------------|
| CPU CLK MODE   | CLK_MODE[0]   | PERR(0)/<br>TRANS(0)/<br>CLK_MODE[0] | 0x0E00[6] | 00 = off, PDI[7]/CPU_CLK available for PDI<br>01 = 25 MHz clock output at PDI[7]/CPU_CLK |
| CFU_CLK_INIODE | CLK_MODE[1]   | PERR(1)/<br>TRANS(1)/<br>CLK_MODE(1) | 0x0E00[7] | 10 = 20 MHz clock output at PDI[7]/CPU_CLK<br>11 = 10 MHz clock output at PDI[7]/CPU_CLK |

#### 3.6.5 TX Shift

Phase shift (0/10/20/30ns) of MII TX signals (TX\_ENA, TX\_D[3:0]) can be attained via the C25\_SHI[x] signals. TX-Shift is explained in Table 25. It is recommended to support all C25\_SHI[1:0] configurations by hardware options to enable later adjustments.

Table 25: TX Shift

| Description | Config signal | Pin name              | Register  | Values                                                                                                               |
|-------------|---------------|-----------------------|-----------|----------------------------------------------------------------------------------------------------------------------|
|             | C25_SHI[0]    | TX_D(0)[2]/C25_SHI[0] | 0x0E01[0] | 00 = MII TX signals not delayed                                                                                      |
| TX Shift    | C25_SHI[1]    | TX_D(0)[3]/C25_SHI[1] | 0x0E01[1] | 01 = MII TX signals delayed by 10 ns<br>10 = MII TX signals delayed by 20 ns<br>11 = MII TX signals delayed by 30 ns |

#### 3.6.6 CLK25OUT2 Enable

A 25MHz clock for Ethernet PHYs can be made available by the ET1100 on PDI[31]/CLK25OUT2 pin. This is only relevant if three MII ports are used. In cases with less than 3 MII ports, pin LINK\_MII(2)/CLK25OUT1 provides CLK25OUT anyway, because LINK\_MII(2) is not used. If 4 MII ports are used, PDI[31]/CLK25OUT2 provides CLK25OUT2 regardless of CLK25OUT2 Enable. CLK25OUT2 Enable is explained in Table 26.

Table 26: CLK25OUT2 Enable

| Description      | Config signal | Pin name           | Register  | Values                                                                                                            |
|------------------|---------------|--------------------|-----------|-------------------------------------------------------------------------------------------------------------------|
| CLK25OUT2 Enable | C25_ENA       | TX_D(0)[0]/C25_ENA | 0x0E01[2] | 0 = disable, PDI[31]/CLK25OUT2 is<br>available for PDI<br>1 = enable, PDI[31]/CLK25OUT2 is 25<br>MHz clock output |

#### 3.6.7 Transparent Mode Enable

The ET1100 is capable of sharing the MII interfaces with other MACs on a per port basis. Typically, the Transparent mode is disabled, and the ET1100 has exclusive access to the MII interfaces of the PHYs. With the Transparent mode turned on, the MII interfaces can be assigned either to the ET1100 or to other MACs, e.g., µControllers with integrated MACs. Reassignment is not meant to be done whilst network traffic is processed.

The Transparent mode primarily affects the PERR(x)/TRANS(x) signals. If Transparent mode is enabled, PERR(x)/TRANS(x) becomes TRANS(x) (active low), which controls the transparent state of each port. PERR(x) is not available in Transparent mode.

TRANS(x) does only affect the TX\_ENA(x)/TX\_D(x) signals of the same port as well as MI\_CLK/MI\_DATA. RX\_CLK(x), RX\_DV(x), RX\_D(x), and RX\_ERR(x) are connected to both ET1100 and the other MAC.

Each MII interface behaves as usual as long as TRANS(x) is high, and the ET1100 controls the MII interface. If TRANS(x) is low, the port becomes transparent (or isolated), i.e., the ET1100 will no longer drive TX\_ENA(x)/TX\_D(x) actively, thus, the other MAC can drive these signals.

The Link/Act(x) LED will still be driven by the ET1100, because it samples RX\_DV(x) and TX\_ENA(x) (which becomes an input while a port is transparent) for detection of activity.

As long as at least one MII interface is not transparent, the ET1100 is in control of the MII management interface. With the Transparent mode turned on, the PHY management interface of the ET1100 can be accessed via the PDI interface, so a  $\mu$ Controller gets access to the management interface. If all MII interfaces are transparent, the ET1100 releases MI\_CLK and MI\_DATA drivers, so they can be driven by the other MAC.

Refer to example schematic for more details.

**Table 27: Transparent Mode Enable** 

| Description                   | Config signal  | Pin name                      | Register  | Values                                                                                                                                             |
|-------------------------------|----------------|-------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Transparent<br>Mode<br>Enable | TRANS_MODE_ENA | TX_D(1)[0]/<br>TRANS_MODE_ENA | 0x0E01[3] | 0 = normal mode/Transparent mode<br>disabled. ET1100 uses PHY exclusively<br>1 = Transparent mode enabled, ET1100<br>can share PHY with other MACs |

NOTE: Enabling transparent mode disables Link Polarity configuration to active high.

# 3.6.7.1 Example schematic for Transparent Mode



Figure 10: Transparent Mode

NOTE: MI\_DATA outputs of alternative MAC have to be high-Z if ET1100 is controlling PHY management interface, otherwise add driver (like MI\_CLK). Check alternative MAC's TX timings when extra drivers are used.

# 3.6.8 Digital Control/Status Move

If more than 2 MII ports are used (PDI[39:32] are not available for PDI use), the Digital I/O PDI control and status signals can be made available at the highest available PDI byte with CTRL\_STATUS\_MOVE.

Digital Control/Status Move is explained in Table 28:

Table 28: Digital Control/Status Move

| Description                     | Config signal    | Pin name                                | Register  | Values                                                                                                                                                                                                                                                                                                                            |
|---------------------------------|------------------|-----------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Digital Control/<br>Status Move | CTRL_STATUS_MOVE | PDI[34]/TX_D(2)[0]/<br>CTRL_STATUS_MOVE | 0x0E01[4] | 0 = Digital I/O control/status signals are not moved: they are available at PDI[39:32] if less than 3 MII ports are used, otherwise they are not available 1 = Digital I/O control/status signals moved to last PDI byte if PDI[39:32] is used for MII(2). Digital I/O control/status signals are available in any configuration. |

#### 3.6.9 PHY Address Offset

The ET1100 supports two PHY address offset configurations, either 0 or 16. Refer to chapter 4.2 for details on PHY address configuration.

PHY Address Offset is explained in Table 29:

**Table 29: PHY Address Offset** 

| Description        | Config signal | Pin name                       | Register  | Values                                                |
|--------------------|---------------|--------------------------------|-----------|-------------------------------------------------------|
| PHY Address Offset | PHYAD_OFF     | PERR(2)/TRANS(2)/<br>PHYAD_OFF | 0x0E01[5] | 0 = PHY address offset 0<br>1 = PHY address offset 16 |

### 3.6.10 Link Polarity

Ethernet PHYs signal a 100 Mbit/s Full (Duplex Link( to the ET1100 by asserting LINK\_MII(x). The polarity can be selected with LINKPOL.

Link Polarity is explained in Table 30:

**Table 30: Link Polarity** 

| Description   | Config signal | Pin name                 | Register  | Values                                                          |
|---------------|---------------|--------------------------|-----------|-----------------------------------------------------------------|
| Link Polarity | LINKPOL       | MI_CLK/LINKPOL           | 0x0E01[6] | 0 = LINK_MII(x) is active low<br>1 = LINK_MII(x) is active high |
| Reserved      | RESERVED      | PDI[28]/PERR(3)/TRANS(3) | 0x0E01[7] | reserved                                                        |

NOTE: Enabling transparent mode disables Link Polarity configuration to active high

#### 3.6.11 SII EEPROM Size

EEPROM\_SIZE determines the size of the EEPROM (and the number of I²C address bytes). EEPROM\_SIZE is sampled at the beginning of the EEPROM access. EEPROM\_SIZE is shown in Table 31:

Table 31: SII EEPROM\_SIZE

| Description              | Config signal | Pin name        | Register  | Values                                                                                          |
|--------------------------|---------------|-----------------|-----------|-------------------------------------------------------------------------------------------------|
| E <sup>2</sup> PROM Size | EEPROM_SIZE   | RUN/EEPROM_SIZE | 0x0502[7] | 0 = 1 address byte (1 Kbit to 16 Kbit EEPROM)<br>1 = 2 address bytes (32 Kbit to 4 Mbit EEPROM) |

# 3.6.12 Reserved Configuration Pins

The reserved configuration pin should be pulled down when 4 ports are used. Otherwise it should be left open. It is shown in Table 32:

Table 32: Reserved

| Description | Config signal | Pin name                 | Register  | Values                      |
|-------------|---------------|--------------------------|-----------|-----------------------------|
| Reserved    | RESERVED      | PDI[28]/PERR(3)/TRANS(3) | 0x0E01[7] | 0 for 4 port configurations |

#### 3.7 SII EEPROM Interface Pins

Table 33: SII EEPROM pins

| Pin | Pin         | Signal |             | Configuration | Internal |                         |
|-----|-------------|--------|-------------|---------------|----------|-------------------------|
|     | Name        | Dir.   | Signal      | Dir.          | Signal   | PU/PD                   |
| G11 | EEPROM_CLK  | BD     | EEPROM_CLK  | BD            |          | $3.3~\text{k}\Omega$ PU |
| F11 | EEPROM_DATA | BD     | EEPROM_DATA | BD            |          | 3.3 kΩ PU               |

#### EEPROM\_CLK

EEPROM I2C clock signal (open collector output).

#### EEPROM\_DATA

EEPROM I<sup>2</sup>C data signal (open collector output).

### 3.8 MII Management Pins

The MII Management signals are only used if at least one MII port is configured.

**Table 34: MII Management pins** 

| Pin | Pin            |      | No MII port used |      | MII port(s) used |      | Configuration | Internal |  |
|-----|----------------|------|------------------|------|------------------|------|---------------|----------|--|
|     | Name           | Dir. | Signal           | Dir. | Signal           | Dir. | Signal        | PU/PD    |  |
| K11 | MI_CLK/LINKPOL | BD   |                  | UI   | MI_CLK           | 0    | LINKPOL       | WPD      |  |
| K12 | MI_DATA        | BD   |                  | UI   | MI_DATA          | BD   |               | WPU      |  |

#### MI CLK/LINKPOL

During power on LINK Polarity configuration during power-up, PHY Management Interface clock afterwards.

# MI\_DATA

PHY Management Interface Data.

NOTE: MI\_DATA must have a pull-up resistor (4.7  $k\Omega$  recommended for ESCs).

#### 3.9 Distributed Clocks SYNC/LATCH Pins

Table 35: DC SYNC/LATCH pins

| Pin | Pin           | Signal |                      | Configuration | Internal |       |
|-----|---------------|--------|----------------------|---------------|----------|-------|
|     | Name          | Dir.   | Signal               | Dir.          | Signal   | PU/PD |
| E11 | SYNC/LATCH[0] | BD     | SYNC[0]/<br>LATCH[0] | O/<br>I       |          |       |
| E12 | SYNC/LATCH[1] | BD     | SYNC[1]/<br>LATCH[1] | O/<br>I       |          |       |

# SYNC/LATCH[x]

Distributed Clocks SyncSignal output or LatchSignal input, depending on SII EEPROM configuration. SYNC/LATCH signals are not driven (high impedance) until the EEPROM is loaded.

#### 3.10 LED Signals

All LED signals are also used as configuration signals. The polarity of each LED signal depends on the configuration: LED is active high if pin is pulled down for configuration, and active low if pin is pulled up. Refer to the chapter 3.6.1 for LED connection details.

Table 36: LED pins

| Dim | Pin             | Signal |        | Configuration | Internal    |       |
|-----|-----------------|--------|--------|---------------|-------------|-------|
| Pin | Name            | Dir.   | Signal | Dir.          | Signal      | PU/PD |
| H11 | RUN/EEPROM_SIZE | BD     | RUN    | 0             | EEPROM_SIZE |       |

NOTE: The pin locations for LINKACT(x) and PERR(x)/TRANS(x) are described in the Physical Port 0-3 chapters.

#### **RUN/EEPROM SIZE**

SII EEPROM Size configuration (either 1 Kbit-16 Kbit or 32 KBit-4 Mbit) sampled at the beginning of the EEPROM access. Otherwise RUN LED signal. RUN is active high if pin is pulled down, and active low if pin is pulled up. Refer to chapter 3.6.1 for connection details. RUN LED should be green.

#### LINKACT(x)

Link/Activity LED output (off=no link, on=link without activity, blinking=link and activity) for physical port x. LINKACT(x) is active high if pin is pulled down, and active low if pin is pulled up. Refer to chapter 3.6.1 for connection details. Link/Activity LED should be green.

#### PERR(x)/TRANS(x)

Error LED output of physical port x for EBUS ports, and for MII ports if TRANS\_MODE\_ENA=0. If TRANS\_MODE\_ENA=1, PERR(x)/TRANS(x) is used as TRANS(x) for MII physical port x, which puts port x into isolate/transparent operation. PERR(x) is not available in this case. PERR(x) is active high if pin is pulled down, and active low if pin is pulled up. Refer to chapter 3.6.1 for connection details.

NOTE: PERR(x) LEDs are not part of the EtherCAT indicator specification. They are only intended for testing and debugging. The PERR(x) LED flashes once if a physical layer receive error occurs. Do not confuse PERR(x) LEDs with application layer ERR LED, this is not supported by the ESCs and has to be controlled by a  $\mu$ Controller.

### 3.11 Physical Ports and PDI Pins

The ET1100 pin out is optimized in order to achieve an optimum of size and features. To obtain this, there is a number of pins where either communication or PDI functionality can be assigned to. Number and type of the communication ports might reduce/exclude one or more PDI possibilities.

The physical communication ports are numbered from port 0 to port 3. Port 0 and port 1 do not interfere with PDI pins, while port 2 and port 3 might overlap with PDI[39:16] and therefore limit the number of choices for the PDI.

Pin configuration for ports will overwrite pin configuration for PDI. Therefore, number and type of ports should be configured first.

The ET1100 has 40 PDI pins, PDI[39:0]. They are structured in 4 groups: PDI[15:0] (PDI byte 0/1), PDI[16:23] (PDI byte 2), PDI[24:31] (PDI byte 3), and PDI[32:39] (PDI byte 4).

# Possible Physical Port / PDI combinations

Table 37: Combinations of physical ports and PDI

|                                           |                |                |                      | Digit                                 | tal I/O                                  |  |  |
|-------------------------------------------|----------------|----------------|----------------------|---------------------------------------|------------------------------------------|--|--|
|                                           | Async. μC      | Sync. μC       | SPI                  | with CTLR_STATUS_MOVE=                |                                          |  |  |
|                                           |                |                |                      | 0                                     | 1                                        |  |  |
| 2 ports<br>or<br>3 ports with min. 1xEBUS | 8 Bit<br>16Bit | 8 Bit<br>16Bit | SPI<br>+32 Bit GPI/O |                                       | it I/O<br>atus signals                   |  |  |
| 3xMII, 0xEBUS                             | 8Bit           | 8Bit           | SPI<br>+24 Bit GPI/O | 32Bit I/O                             | 24Bit I/O<br>+ control/status<br>signals |  |  |
| 4 ports, min. 2xEBUS                      | -              | -              | SPI<br>+16Bit GPI/O  | 24Bit I/O<br>+ control/status signals |                                          |  |  |
| 3xMII, 1xEBUS                             | -              | -              | SPI<br>+16Bit GPI/O  | 24 Bit I/O                            | 16Bit I/O<br>+ control/status<br>signals |  |  |
| 4xMII                                     | -              | -              | SPI<br>+8Bit GPI/O   | 16Bit I/O                             | 8Bit I/O<br>+ control/status<br>signals  |  |  |

# 3.11.1 MII Signals

# LINK\_MII(x)

Input signal provided by the PHY if a 100 Mbit/s (Full Duplex) link is established. LINK\_MII(x) polarity is configurable.

#### RX CLK(x)

MII Receive Clock

#### RX DV(x)

MII receive data valid.

### $RX_D(x)[3:0]$

MII receive data.

#### $RX_ERR(x)$

MII receive error.

#### TX ENA(x)

MII transmit enable output. Used as MII transmit enable input for controlling the Link/Activity LED if port is in transparent mode (TRANS\_MODE\_ENA=1 and TRANS(x)=0).

#### $TX_D(x)[3:0]$

MII transmit data.

# 3.11.1.1 CLK25OUT1/2 Signals

The ET1100 has to provide the Ethernet PHYs with a 25 MHz clock signal (CLK25OUT) if a 25 MHz crystal is used for clock generation. In case a 25 MHz oscillator is used, CLK25OUT is not necessary, because Ethernet PHYs and ET1100 can share the oscillator output. Depending on the port configuration and C25\_ENA, CLK25OUT is available at different pins:

Table 38: CLK25OUT1/2 signal output

| Conf.   | C25_ENA=0                                                                                                       | C25_ENA=1                                                    |  |  |  |  |  |  |
|---------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--|--|--|--|
| 0-2xMII | LINK_MII(2)/CLK25OUT1 provides<br>CLK25OUT<br>(PDI[31]/CLK25OUT2 also provides<br>CLK25OUT if 4 ports are used) | LINK_MII(2)/CLK25OUT1 and PDI[31]/CLK25OUT2 provide CLK25OUT |  |  |  |  |  |  |
| 3xMII   | CLK25OUT not available, oscillator is mandatory                                                                 | PDI[31]/CLK25OUT2 provides<br>CLK25OUT                       |  |  |  |  |  |  |
| 4xMII   | PDI[31]/CLK25OUT2 provides CLK25OUT                                                                             |                                                              |  |  |  |  |  |  |

NOTE: Unused CLK25OUT pins should not be connected to reduce driver load.

The CLK25OUT pins provide a clock signal – if configured – during external or ECAT reset, clock output is only turned off during power-on reset.

# 3.11.1.2 Example schematic for MII connection

Refer to chapter 3.11.1 for more information on special markings (!). Take care of proper configuration of TX Shift, LINK\_POL, and PHY addresses.



Figure 11: PHY Connection

# 3.11.2 EBUS Signals

The EBUS ports of the ET1100 are open failsafe, i.e., the ET1100 detects if an EBUS port is unconnected and closes the port internally (no physical link).

# EBUS(x)-RX+/EBUS(x)-RX-

EBUS LVDS receive signals. EBUS\_RX+ pins incorporate a pull-down resistor R<sub>LI+</sub> and EBUS\_RX-pins incorporate a pull-up resistor R<sub>LI-</sub>, even if the pins are not configured for EBUS.

#### EBUS(x)-TX+/EBUS(x)-TX-

EBUS LVDS transmit signals.

### 3.11.2.1 Example schematic for EBUS termination

The LVDS termination with an impedance of 100  $\Omega$  is typically achieved by a resistor R<sub>L</sub>=100  $\Omega$ . It is only necessary for EBUS ports and should be placed adjacent to the EBUS\_RX inputs.



Figure 12: LVDS termination

#### 3.11.3 PDI Pins

#### PDI[x]

The function of PDI[x] signals depends on the configuration stored in the device SII EEPROM. PDI signals are not driven (high impedance) until the EEPROM is loaded. This has to be taken into account especially for Digital Outputs.

PDI signals are not driven (high impedance) if no PDI is configured (PDI Control register 0x0140=0x00).

#### CPU CLK

The ET1100 can provide a clock signal for  $\mu$ Controllers on pin PDI[7]/CPU\_CLK. The CPU\_CLK output setting is controlled by the CLK\_MODE configuration pin. If CPU\_CLK is enabled, PDI[7] is not available for the PDI, i.e., ADR[15] cannot be used by  $\mu$ Controller PDIs (ADR[15] is treated to be 0 internally), and I/O[7] is not available for Digital I/O PDIs.

CPU\_CLK provides a clock signal – if configured – during external or ECAT reset, clock output is only turned off during power-on reset.

# 3.11.4 Physical Port 0

Table 39 shows the pins for physical port 0. It can be configured as MII or EBUS and is always available. Use of this port does in no case clash with pins needed for PDI.

Table 39: Physical Port 0

| Din | Pin                                  |        | MII                  |         | EBUS        |      | Configuration | Internal |
|-----|--------------------------------------|--------|----------------------|---------|-------------|------|---------------|----------|
| Pin | Name                                 | Dir.   | Signal               | Dir.    | Signal      | Dir. | Signal        | PU/PD    |
| M9  | TX_ENA(0)/<br>EBUS(0)-TX+            | BD/LO+ | TX_ENA(0)            | O/I     | EBUS(0)-TX+ | LO+  |               |          |
| L8  | TX_D(0)[0]/<br>C25_ENA               | BD     | TX_D(0)[0]           | 0       |             |      | C25_ENA       |          |
| M8  | TX_D(0)[1]/<br>EBUS(0)-TX-           | O/LO-  | TX_D(0)[1]           | 0       | EBUS(0)-TX- | LO-  |               |          |
| L7  | TX_D(0)[2]/<br>C25_SHI[0]            | BD     | TX_D(0)[2]           | 0       |             |      | C25_SHI[0]    |          |
| M7  | TX_D(0)[3]/<br>C25_SHI[1]            | BD     | TX_D(0)[3]           | 0       |             |      | C25_SHI[1]    |          |
| K10 | RX_D(0)[0]                           | I      | RX_D(0)[0]           | 1       |             | UI   |               |          |
| M12 | RX_D(0)[1]/<br>EBUS(0)-RX+           | I/LI+  | RX_D(0)[1]           | 1       | EBUS(0)-RX+ | LI+  |               | 27 kΩ PD |
| L11 | RX_D(0)[2]                           | 1      | RX_D(0)[2]           | 1       |             | UI   |               |          |
| L12 | RX_D(0)[3]                           | 1      | RX_D(0)[3]           | 1       |             | UI   |               |          |
| M11 | RX_DV(0)/<br>EBUS(0)-RX-             | I/LI-  | RX_DV(0]             | 1       | EBUS(0)-RX- | LI-  |               | 27 kΩ PU |
| M10 | RX_ERR(0)                            | 1      | RX_ERR(0)            | 1       |             | UI   |               |          |
| L10 | RX_CLK(0)                            | 1      | RX_CLK(0)            | 1       |             | UI   |               |          |
| L9  | LINK_MII(0)                          | 1      | LINK_MII(0)          | 1       |             | UI   |               |          |
| J11 | PERR(0)/<br>TRANS(0)/<br>CLK_MODE[0] | BD     | PERR(0)/<br>TRANS(0) | O/<br>I | PERR(0)     | 0    | CLK_MODE[0]   |          |
| J12 | LINKACT(0)/<br>P_CONF[0]             | BD     | LINKACT(0)           | 0       | LINKACT(0)  | 0    | P_CONF[0]     |          |

# 3.11.5 Physical Port 1

Table 40 shows the pins for physical port 1. It can be configured as MII or EBUS and is always available. Use of this port does in no case clash with pins needed for PDI.

Table 40: Physical Port 1

| Pin | Pin                                  |        | MII                  | MII  |             |      | Configuration      | Internal |
|-----|--------------------------------------|--------|----------------------|------|-------------|------|--------------------|----------|
| Pin | Name                                 | Dir.   | Signal               | Dir. | Signal      | Dir. | Signal             | PU/PD    |
| M3  | TX_ENA(1)/<br>EBUS(1)-TX+            | BD/LO+ | TX_ENA(1)            | O/I  | EBUS(1)-TX+ | LO+  |                    |          |
| L3  | TX_D(1)[0]/<br>TRANS-MODE-<br>ENA    | BD     | TX_D(1)[0]           | 0    |             |      | TRANS_<br>MODE_ENA |          |
| M2  | TX_D(1)[1]/<br>EBUS(1)-TX-           | O/LO-  | TX_D(1)[1]           | 0    | EBUS(1)-TX- | LO-  |                    |          |
| L2  | TX_D(1)[2]/<br>P_MODE[0]             | BD     | TX_D(1)[2]           | 0    |             |      | P_MODE[0]          |          |
| M1  | TX_D(1)[3]/<br>P_MODE[1]             | BD     | TX_D(1)[3]           | 0    |             |      | P_MODE[1]          |          |
| L4  | RX_D(1)[0]                           | 1      | RX_D(1)[0]           | 1    |             | UI   |                    |          |
| M5  | RX_D(1)[1]/<br>EBUS(1)-RX+           | I/LI+  | RX_D(1)[1]           | I    | EBUS(1)-RX+ | LI+  |                    | 27 kΩ PD |
| L5  | RX_D(1)[2]                           | 1      | RX_D(1)[2]           | 1    |             | UI   |                    |          |
| M6  | RX_D(1)[3]                           | 1      | RX_D(1)[3]           | 1    |             | UI   |                    |          |
| M4  | RX_DV(1)/<br>EBUS(1)-RX-             | I/LI-  | RX_DV(1)             | I    | EBUS(1)-RX- | LI-  |                    | 27 kΩ PU |
| L6  | RX_ERR(1)                            | 1      | RX_ERR(1)            | 1    |             | UI   |                    |          |
| K4  | RX_CLK(1)                            | 1      | RX_CLK(1)            | 1    |             | UI   |                    |          |
| K3  | LINK_MII(1)                          | 1      | LINK_MII(1)          | 1    |             | UI   |                    |          |
| K2  | PERR(1)/<br>TRANS(1)/<br>CLK_MODE(1) | BD     | PERR(1)/<br>TRANS(1) | O/   | PERR(1)     | 0    | CLK_MODE[1]        |          |
| L1  | LINKACT(1)/<br>P_CONF(1)             | BD     | LINKACT(1)           | 0    | LINKACT(1)  | 0    | P_CONF[1]          |          |

# 3.11.6 Physical Port 2 / PDI byte 4

Table 41 shows the pins for physical port 2 or for PDI byte 4 (PDI[39:32]). If used as communication port it can be configured as MII or EBUS.

Table 41: Physical Port 2/PDI byte 4

|            | Pin | Pin                                             |      | PDI     |      | MII        |      | EBUS    |      | Configu-                 | Int.  |
|------------|-----|-------------------------------------------------|------|---------|------|------------|------|---------|------|--------------------------|-------|
|            |     | Name                                            | Dir. | Signal  | Dir. | Signal     | Dir. | Signal  | Dir. | ration<br>Signal         | PU/PD |
|            | D1  | PDI[32]/<br>TX_D(2)[3]                          | BD   | PDI[32] | BD   | TX_D(2)[3] | 0    | PDI[32] | BD   |                          |       |
|            | D2  | PDI[33]/<br>TX_D(2)[2]                          | BD   | PDI[33] | BD   | TX_D(2)[2] | 0    | PDI[33] | BD   |                          |       |
| 4          | E2  | PDI[34]/<br>TX_D(2)[0]/<br>CTRL_STATU<br>S_MOVE | BD   | PDI[34] | BD   | TX_D(2)[0] | 0    | PDI[34] | BD   | CTRL<br>_STATUS<br>_MOVE |       |
| PDI Byte 4 | G1  | PDI[35]/<br>RX_ERR(2)                           | BD   | PDI[35] | BD   | RX_ERR(2)  | 1    | PDI[35] | BD   |                          |       |
| 7          | G2  | PDI[36]/<br>RX_CLK(2)                           | BD   | PDI[36] | BD   | RX_CLK(2)  | 1    | PDI[36] | BD   |                          |       |
|            | H2  | PDI[37]/<br>RX_D(2)[0]                          | BD   | PDI[37] | BD   | RX_D(2)[0] | 1    | PDI[37] | BD   |                          |       |
|            | J2  | PDI[38]/<br>RX_D(2)[2]                          | BD   | PDI[38] | BD   | RX_D(2)[2] | 1    | PDI[38] | BD   |                          |       |
|            | K1  | PDI[39]/<br>RX_D(2)[3]                          | BD   | PDI[39] | BD   | RX_D(2)[3] | 1    | PDI[39] | BD   |                          |       |

Table 42: Physical Port 2

| _   | Pin                                |            | Only 2 por | ts   | MII                  |      | EBUS        |      | Configu-         | Int.        |
|-----|------------------------------------|------------|------------|------|----------------------|------|-------------|------|------------------|-------------|
| Pin | Name                               | Dir.       | Signal     | Dir. | Signal               | Dir. | Signal      | Dir. | ration<br>Signal | PU/PD       |
| F1  | TX_ENA(2)/<br>EBUS(2)-TX+          | BD/<br>LO+ |            | UI   | TX_ENA(2)            | O/I  | EBUS(2)-TX+ | LO+  |                  |             |
| E1  | TX_D(2)[1]/<br>EBUS(2)-TX-         | O/<br>LO-  |            | n.c. | TX_D(2)[1]           | 0    | EBUS(2)-TX- | LO-  |                  |             |
| H1  | RX_DV(2)/<br>EBUS(2)-RX-           | I/LI-      |            | UI   | RX_DV(2)             | I    | EBUS(2)-RX- | LI-  |                  | 27 kΩ<br>PU |
| J1  | RX_D(2)[1]/<br>EBUS(2)-RX+         | I/LI+      |            | UI   | RX_D(2)[1]           | 1    | EBUS(2)-RX+ | LI+  |                  | 27 kΩ<br>PD |
| C3  | PERR(2)/<br>TRANS(2)/<br>PHYAD_OFF | BD         |            | 0    | PERR(2)/<br>TRANS(2) | O/   | PERR(2)     | 0    | PHYAD<br>_OFF    |             |
| E3  | LINKACT(2)/<br>P_CONF[2]           | BD         |            | 0    | LINKACT(2)           | 0    | LINKACT(2)  | 0    | P_CONF<br>[2]    |             |
| F2  | LINK_MII(2)/<br>CLK25OUT1          | BD         | CLK25OUT1  | 0    | LINK_MII(2)          | 1    | CLK25OUT1   | 0    |                  |             |

# 3.11.7 Physical Port 3 / PDI Bytes 2/3

Table 43 shows the pins for physical port 3 or for PDI bytes 2/3 (PDI[23:16], PDI[3117]). If used as communication port it can be configured as MII or EBUS.

Table 43: Physical Port 3 / PDI

|            | Pin | Pin PDI MII                            |            | EBUS                      |      | Configu ration       | Int.    |             |      |               |             |
|------------|-----|----------------------------------------|------------|---------------------------|------|----------------------|---------|-------------|------|---------------|-------------|
|            | Ē   | Name                                   | Dir.       | Signal                    | Dir. | Signal               | Dir.    | Signal      | Dir. | Signal        | PU/PD       |
|            | A7  | PDI[16]/<br>RX_ERR(3)                  | BD         | PDI[16]                   | BD   | RX_ERR(3)            | 1       | PDI[16]     | BD   |               |             |
|            | B7  | PDI[17]/<br>RX_CLK(3)                  | BD         | PDI[17]                   | BD   | RX_CLK(3)            | 1       | PDI[17]     | BD   |               |             |
|            | A6  | PDI[18]/<br>RX_D(3)[0]                 | BD         | PDI[18]                   | BD   | RX_D(3)[0]           | 1       | PDI[18]     | BD   |               |             |
| PDI Byte 2 | B6  | PDI[19]/<br>RX_D(3)[2]                 | BD         | PDI[19]                   | BD   | RX_D(3)[2]           | 1       | PDI[19]     | BD   |               |             |
| PDIE       | A5  | PDI[20]/<br>RX_D(3)[3]                 | BD         | PDI[20]                   | BD   | RX_D(3)[3]           | I       | PDI[20]     | BD   |               |             |
|            | B5  | PDI[21]/<br>LINK_MII(3)                | BD         | PDI[21]                   | BD   | LINK_MII(3)          | 1       | PDI[21]     | BD   |               |             |
|            | A4  | PDI[22]/<br>TX_D(3)[3]                 | BD         | PDI[22]                   | BD   | TX_D(3)[3]           | 0       | PDI[22]     | BD   |               |             |
|            | B4  | PDI[23]/<br>TX_D(3)[2]                 | BD         | PDI[23]                   | BD   | TX_D(3)[2]           | 0       | PDI[23]     | BD   |               |             |
|            | А3  | PDI[24]/<br>TX_D(3)[1]/<br>EBUS(3)-TX- | BD/<br>LO- | PDI[24]                   | BD   | TX_D(3)[1]           | 0       | EBUS(3)-TX- | LO-  |               |             |
|            | В3  | PDI[25]/<br>TX_D(3)[0]                 | BD         | PDI[25]                   | BD   | TX_D(3)[0]           | 0       |             | UI   |               |             |
|            | A2  | PDI[26]/<br>TX_ENA(3)/<br>EBUS(3)-TX+  | BD/<br>LO+ | PDI[26]                   | BD   | TX_ENA(3)            | O/I     | EBUS(3)-TX+ | LO+  |               |             |
| /te 3      | A1  | PDI[27]/<br>RX_DV(3)/<br>EBUS(3)-RX-   | BD/<br>LI- | PDI[27]                   | BD   | RX_DV(3)             | 1       | EBUS(3)-RX- | LI-  |               | 27 kΩ<br>PU |
| PDI Byte 3 | B2  | PDI[28]/<br>PERR(3)/<br>TRANS(3)       | BD         | PDI[28]                   | BD   | PERR(3)/<br>TRANS(3) | O/<br>I | PERR(3)     | 0    | RESER-<br>VED |             |
|            | B1  | PDI[29]/<br>RX_D(3)[1]/<br>EBUS(3)-RX+ | BD/<br>LI+ | PDI[29]                   | BD   | RX_D(3)[1]           | ı       | EBUS(3)-RX+ | LI+  |               | 27 kΩ<br>PD |
|            | C2  | PDI[30]/<br>LINKACT(3)/<br>P_CONF(3)   | BD         | PDI[30]                   | BD   | LINKACT(3)           | 0       | LINKACT(3)  | 0    | P_CONF<br>[3] |             |
|            | C1  | PDI[31]/<br>CLK25OUT2                  | BD         | PDI[31]/<br>CLK25<br>OUT2 | BD   | CLK25OUT2            | 0       | CLK25OUT2   | 0    |               |             |

# 3.11.8 PDI Bytes 0/1

Table 44 shows PDI byte 0 and byte 1 (PDI[15:0]).

The direction of all PDI pins depends on the PDI configuration stored in the SII EEPROM.

Table 44: PDI pins

|            |           | Din | Pin            |      | PDI, CLK_MODI | E=00 | PDI, CLK_MODE/=0 | 00   |
|------------|-----------|-----|----------------|------|---------------|------|------------------|------|
|            |           | Pin | Name           | Dir. | Signal        | Dir. | Signal           | Dir. |
|            |           | D12 | PDI[0]         | BD   | PDI[0]        | BD   | PDI[0]           | BD   |
|            |           | D11 | PDI[1]         | BD   | PDI[1]        | BD   | PDI[1]           | BD   |
| 0          |           | C12 | PDI[2]         | BD   | PDI[2]        | BD   | PDI[2]           | BD   |
| PDI Byte O | PDI[7:0]  | C11 | PDI[3]         | BD   | PDI[3]        | BD   | PDI[3]           | BD   |
| Ö          | 1 [7.0]   | B12 | PDI[4]         | BD   | PDI[4]        | BD   | PDI[4]           | BD   |
| а.         |           | C10 | PDI[5]         | BD   | PDI[5]        | BD   | PDI[5]           | BD   |
|            |           | A12 | PDI[6]         | BD   | PDI[6]        | BD   | PDI[6]           | BD   |
|            |           | B11 | PDI[7]/CPU_CLK | BD   | PDI[7]        | BD   | CPU_CLK          | 0    |
|            |           | A11 | PDI[8]         | BD   | PDI[8]        | BD   | PDI[8]           | BD   |
|            |           | B10 | PDI[9]         | BD   | PDI[9]        | BD   | PDI[9]           | BD   |
| _          |           | A10 | PDI[10]        | BD   | PDI[10]       | BD   | PDI[10]          | BD   |
| yte        | DDI(0.451 | C9  | PDI[11]        | BD   | PDI[11]       | BD   | PDI[11]          | BD   |
| PDI Byte 1 | PDI[8:15] | A9  | PDI[12]        | BD   | PDI[12]       | BD   | PDI[12]          | BD   |
| Δ.         |           | B9  | PDI[13]        | BD   | PDI[13]       | BD   | PDI[13]          | BD   |
|            |           | A8  | PDI[14]        | BD   | PDI[14]       | BD   | PDI[14]          | BD   |
|            |           | B8  | PDI[15]        | BD   | PDI[15]       | BD   | PDI[15]          | BD   |

# 3.12 PDI Signal Pinout depending on selected PDI

The PDI signal pinout depends on the selected PDI (SII EEPROM). The PDI selection and PDI signal pinout is subject to restrictions introduced by the port configuration. Digital I/O and SPI PDI are available in any configuration – although the I/O width can be reduced depending on the configuration. The  $\mu$ Controller PDIs are only available with up to 3 ports, the data bus width can be reduced depending on the configuration.

Refer to PDI descriptions for further PDI and PDI signal descriptions.

The SPI PDI supports additional general purpose I/O signals, which are not part of the SPI PDI description:

### GPO[x]

General purpose output signals.

# GPI[x]

General purpose input signals.

# 3.12.1 Digital I/O Pin Out

Table 45: Mapping of Digital I/O Interface (1)

|            | Divital IO         | DDI simusi            | 2 ports, or 3 p<br>with min. 1xE |              |                       |              | I, 0xEBUS<br>ATUS_MOVE= |              |
|------------|--------------------|-----------------------|----------------------------------|--------------|-----------------------|--------------|-------------------------|--------------|
|            | Digital IO         | PDI signal            | With Hills. TAE                  | 500          | 0                     |              | 1                       |              |
|            |                    |                       | Signal                           | Dir.         | Signal                | Dir.         | Signal                  | Dir.         |
|            |                    | PDI[0]                | I/O[0]                           | I/O/BD       | I/O[0]                | I/O/BD       | I/O[0]                  | I/O/BD       |
|            |                    | PDI[1]                | I/O[1]                           | I/O/BD       | I/O[1]                | I/O/BD       | I/O[1]                  | I/O/BD       |
| _          |                    | PDI[2]                | I/O[2]                           | I/O/BD       | I/O[2]                | I/O/BD       | I/O[2]                  | I/O/BD       |
| /te C      |                    | PDI[3]                | I/O[3]                           | I/O/BD       | I/O[3]                | I/O/BD       | I/O[3]                  | I/O/BD       |
| PDI Byte 0 |                    | PDI[4]                | I/O[4]                           | I/O/BD       | I/O[4]                | I/O/BD       | I/O[4]                  | I/O/BD       |
| Я          |                    | PDI[5]                | I/O[5]                           | I/O/BD       | I/O[5]                | I/O/BD       | I/O[5]                  | I/O/BD       |
|            |                    | PDI[6]                | I/O[6]                           | I/O/BD       | I/O[6]                | I/O/BD       | I/O[6]                  | I/O/BD       |
|            | PDI[15:0]          | PDI[7]/<br>CPU_CLK    | I/O[7]/<br>CPU_CLK               | I/O/BD/<br>O | I/O[7]/<br>CPU_CLK    | I/O/BD/<br>O | I/O[7]/<br>CPU_CLK      | I/O/BD/<br>O |
|            |                    | PDI[8]                | I/O[8]                           | I/O/BD       | I/O[8]                | I/O/BD       | I/O[8]                  | I/O/BD       |
|            |                    | PDI[9]                | I/O[9]                           | I/O/BD       | I/O[9]                | I/O/BD       | I/O[9]                  | I/O/BD       |
| ~          |                    | PDI[10]               | I/O[10]                          | I/O/BD       | I/O[10]               | I/O/BD       | I/O[10]                 | I/O/BD       |
| PDI Byte 1 |                    | PDI[11]               | I/O[11]                          | I/O/BD       | I/O[11]               | I/O/BD       | I/O[11]                 | I/O/BD       |
| D E        |                    | PDI[12]               | I/O[12]                          | I/O/BD       | I/O[12]               | I/O/BD       | I/O[12]                 | I/O/BD       |
| Ф          |                    | PDI[13]               | I/O[13]                          | I/O/BD       | I/O[13]               | I/O/BD       | I/O[13]                 | I/O/BD       |
|            |                    | PDI[14]               | I/O[14]                          | I/O/BD       | I/O[14]               | I/O/BD       | I/O[14]                 | I/O/BD       |
|            |                    | PDI[15]               | I/O[15]                          | I/O/BD       | I/O[15]               | I/O/BD       | I/O[15]                 | I/O/BD       |
|            |                    | PDI[16]               | I/O[16]                          | I/O/BD       | I/O[16]               | I/O/BD       | I/O[16]                 | I/O/BD       |
|            |                    | PDI[17]               | I/O[17]                          | I/O/BD       | I/O[17]               | I/O/BD       | I/O[17]                 | I/O/BD       |
| 7          |                    | PDI[18]               | I/O[18]                          | I/O/BD       | I/O[18]               | I/O/BD       | I/O[18]                 | I/O/BD       |
| PDI Byte   | PDI[23:16]/        | PDI[19]               | I/O[19]                          | I/O/BD       | I/O[19]               | I/O/BD       | I/O[19]                 | I/O/BD       |
| 0          | MII(3)             | PDI[20]               | I/O[20]                          | I/O/BD       | I/O[20]               | I/O/BD       | I/O[20]                 | I/O/BD       |
| ш          |                    | PDI[21]               | I/O[21]                          | I/O/BD       | I/O[21]               | I/O/BD       | I/O[21]                 | I/O/BD       |
|            |                    | PDI[22]               | I/O[22]                          | I/O/BD       | I/O[22]               | I/O/BD       | I/O[22]                 | I/O/BD       |
|            |                    | PDI[23]               | I/O[23]                          | I/O/BD       | I/O[23]               | I/O/BD       | I/O[23]                 | I/O/BD       |
|            |                    | PDI[24]               | I/O[24]                          | I/O/BD       | I/O[24]               | I/O/BD       | SOF                     | 0            |
|            |                    | PDI[25]               | I/O[25]                          | I/O/BD       | I/O[25]               | I/O/BD       | OE_EXT                  | 1            |
|            |                    | PDI[26]               | I/O[26]                          | I/O/BD       | I/O[26]               | I/O/BD       | OUTVALID                | 0            |
| te 3       | PDI[31:24]/        | PDI[27]               | I/O[27]                          | I/O/BD       | I/O[27]               | I/O/BD       | WD_TRIG                 | 0            |
| PDI Byte 3 | MII(3)/<br>EBUS(3) | PDI[28]               | I/O[28]                          | I/O/BD       | I/O[28]               | I/O/BD       | LATCH_IN                | 1            |
| 8          | EBUS(3)            | PDI[29]               | I/O[29]                          | I/O/BD       | I/O[29]               | I/O/BD       | OE_CONF                 | 1            |
|            |                    | PDI[30]               | I/O[30]                          | I/O/BD       | I/O[30]               | I/O/BD       | EEPROM_<br>LOADED       | 0            |
|            |                    | PDI[31]/<br>CLK25OUT2 | I/O[31]/<br>CLK25OUT2            | I/O/BD/<br>O | I/O[31]/<br>CLK25OUT2 | I/O/BD/<br>O | /<br>CLK25OUT2          | /<br>O       |
|            |                    | PDI[32]               | SOF                              | 0            |                       |              |                         |              |
|            |                    | PDI[33]               | OE_EXT                           | I            |                       |              |                         |              |
| 4          |                    | PDI[34]               | OUTVALID                         | 0            | MII(2)                |              |                         |              |
| PDI Byte 4 | PDI[39:32]/        | PDI[35]               | WD_TRIG                          | 0            |                       |              | MII(2)                  |              |
| الم        | MII(2)             | PDI[36]               | LATCH_IN                         | I            | (2                    | ,            | (_)                     |              |
| 4          |                    | PDI[37]               | OE_CONF                          | I            |                       |              |                         |              |
|            |                    | PDI[38]               | EEPROM_LOADED                    | 0            |                       |              |                         |              |
|            |                    | PDI[39]               |                                  |              |                       |              |                         |              |

Table 46: Mapping of Digital I/O Interface (2)

|            |                        |                    |                          |              | 3xMII, 1xEBUS      |              |                    |              |  |  |  |
|------------|------------------------|--------------------|--------------------------|--------------|--------------------|--------------|--------------------|--------------|--|--|--|
|            | <b>.</b>               |                    | 4 ports,<br>min. 2x EBUS | 2            |                    | CTRL S       | TATUS MOVE         |              |  |  |  |
|            | Digital IO             | PDI signal         | IIIII. ZX LBO            | ,            | 0                  |              | 1                  |              |  |  |  |
|            |                        |                    | Signal                   | Dir.         | Signal             | Dir.         | Signal             | Dir.         |  |  |  |
|            |                        | PDI[0]             | I/O[0]                   | I/O/BD       | I/O[0]             | I/O/BD       | I/O[0]             | I/O/BD       |  |  |  |
|            |                        | PDI[1]             | I/O[1]                   | I/O/BD       | I/O[1]             | I/O/BD       | I/O[1]             | I/O/BD       |  |  |  |
|            |                        | PDI[2]             | I/O[2]                   | I/O/BD       | I/O[2]             | I/O/BD       | I/O[2]             | I/O/BD       |  |  |  |
| te 0       |                        | PDI[3]             | I/O[3]                   | I/O/BD       | I/O[3]             | I/O/BD       | I/O[3]             | I/O/BD       |  |  |  |
| PDI Byte 0 |                        | PDI[4]             | I/O[4]                   | I/O/BD       | I/O[4]             | I/O/BD       | I/O[4]             | I/O/BD       |  |  |  |
| PD         |                        | PDI[5]             | I/O[5]                   | I/O/BD       | I/O[5]             | I/O/BD       | I/O[5]             | I/O/BD       |  |  |  |
|            |                        | PDI[6]             | I/O[6]                   | I/O/BD       | I/O[6]             | I/O/BD       | I/O[6]             | I/O/BD       |  |  |  |
|            | PDI[15:0]              | PDI[7]/<br>CPU_CLK | I/O[7]/<br>CPU_CLK       | I/O/BD/<br>O | I/O[7]/<br>CPU_CLK | I/O/BD/<br>O | I/O[7]/<br>CPU_CLK | I/O/BD/<br>O |  |  |  |
|            |                        | PDI[8]             | I/O[8]                   | I/O/BD       | I/O[8]             | I/O/BD       | I/O[8]             | I/O/BD       |  |  |  |
|            |                        | PDI[9]             | I/O[9]                   | I/O/BD       | I/O[9]             | I/O/BD       | I/O[9]             | I/O/BD       |  |  |  |
| _          |                        | PDI[10]            | I/O[10]                  | I/O/BD       | I/O[10]            | I/O/BD       | I/O[10]            | I/O/BD       |  |  |  |
| PDI Byte 1 |                        | PDI[11]            | I/O[11]                  | I/O/BD       | I/O[11]            | I/O/BD       | I/O[11]            | I/O/BD       |  |  |  |
| 0          |                        | PDI[12]            | I/O[12]                  | I/O/BD       | I/O[12]            | I/O/BD       | I/O[12]            | I/O/BD       |  |  |  |
| L          |                        | PDI[13]            | I/O[13]                  | I/O/BD       | I/O[13]            | I/O/BD       | I/O[13]            | I/O/BD       |  |  |  |
|            |                        | PDI[14]            | I/O[14]                  | I/O/BD       | I/O[14]            | I/O/BD       | I/O[14]            | I/O/BD       |  |  |  |
|            |                        | PDI[15]            | I/O[15]                  | I/O/BD       | I/O[15]            | I/O/BD       | I/O[15]            | I/O/BD       |  |  |  |
|            |                        | PDI[16]            | I/O[16]                  | I/O/BD       | I/O[16]            | I/O/BD       | SOF                | 0            |  |  |  |
|            |                        | PDI[17]            | I/O[17]                  | I/O/BD       | I/O[17]            | I/O/BD       | OE_EXT             | 1            |  |  |  |
| 7          |                        | PDI[18]            | I/O[18]                  | I/O/BD       | I/O[18]            | I/O/BD       | OUTVALID           | 0            |  |  |  |
| yte        | PDI[23:16]/            | PDI[19]            | I/O[19]                  | I/O/BD       | I/O[19]            | I/O/BD       | WD_TRIG            | 0            |  |  |  |
| PDI Byte   | MII(3)                 | PDI[20]            | I/O[20]                  | I/O/BD       | I/O[20]            | I/O/BD       | LATCH_IN           | ı            |  |  |  |
| <u>С</u>   |                        | PDI[21]            | I/O[21]                  | I/O/BD       | I/O[21]            | I/O/BD       | OE_CONF            | I            |  |  |  |
|            |                        | PDI[22]            | I/O[22]                  | I/O/BD       | I/O[22]            | I/O/BD       | EEPROM_<br>LOADED  | 0            |  |  |  |
|            |                        | PDI[23]            | I/O[23]                  | I/O/BD       | I/O[23]            | I/O/BD       |                    |              |  |  |  |
|            |                        | PDI[24]            |                          |              |                    |              |                    |              |  |  |  |
|            |                        | PDI[25]            |                          |              |                    |              |                    |              |  |  |  |
| က          |                        | PDI[26]            |                          |              |                    |              |                    |              |  |  |  |
| 3yte       | PDI[31:24]/<br>MII(3)/ | PDI[27]            | EBUS(3)                  |              | EBUS               | 3(3)         | EBUS(3)            |              |  |  |  |
| PDI Byte 3 | EBUS(3)                | PDI[28]            | 2200(0)                  |              | 2500               | 5(0)         | 2200(0)            |              |  |  |  |
| -          |                        | PDI[29]<br>PDI[30] |                          |              |                    |              |                    |              |  |  |  |
|            |                        | PDI[30]            |                          |              |                    |              |                    |              |  |  |  |
|            |                        | CLK25OUT2          | 205                      | •            |                    |              |                    |              |  |  |  |
|            |                        | PDI[32]            | SOF                      | 0            |                    |              |                    |              |  |  |  |
|            |                        | PDI[33]            | OE_EXT                   | 1            |                    |              |                    |              |  |  |  |
| 4          |                        | PDI[34]            | OUTVALID                 | 0            |                    |              |                    |              |  |  |  |
| PDI Byte 4 | PDI[39:32]/            | PDI[35]            | WD_TRIG                  | 0            | MII(               | 2)           | MII(2)             |              |  |  |  |
| PDI        | MII(2)                 | PDI[36]            | LATCH_IN                 |              |                    |              |                    |              |  |  |  |
|            |                        | PDI[37]            | OE_CONF                  | 1            |                    |              |                    |              |  |  |  |
|            |                        | PDI[38]            | EEPROM_LOADED            | 0            |                    |              |                    |              |  |  |  |
|            |                        | PDI[39]            |                          |              |                    |              |                    |              |  |  |  |

Table 47: Mapping of Digital I/O Interface (3)

|                                                      |                    | 4        | xMII           |          |  |
|------------------------------------------------------|--------------------|----------|----------------|----------|--|
|                                                      |                    | CTRL STA | ATUS_MOVE=     |          |  |
| Digital IO PDI signal                                | 0                  |          | 1              |          |  |
| Signal                                               |                    | Dir.     | Signal         | Dir.     |  |
| PDI[0] I/O[0]                                        |                    | I/O/BD   | I/O[0]         | I/O/BD   |  |
| PDI[1] I/O[1]                                        |                    | I/O/BD   | I/O[1]         | I/O/BD   |  |
| PDI[2] I/O[2]                                        |                    | I/O/BD   | I/O[2]         | I/O/BD   |  |
| PDI[3] I/O[3]                                        |                    | I/O/BD   | I/O[3]         | I/O/BD   |  |
| PD[[3] I/O[3] PD[[4] I/O[4]                          |                    | I/O/BD   | I/O[4]         | I/O/BD   |  |
| T PDI[5] I/O[5]                                      |                    | I/O/BD   | I/O[5]         | I/O/BD   |  |
| PDI[6] I/O[6]                                        |                    | I/O/BD   | I/O[6]         | I/O/BD   |  |
| PDI[7]/CPU_CLK                                       | PU_CLK             | I/O/BD/O | I/O[7]/CPU_CLK | I/O/BD/O |  |
| PDI[15:0] PDI[8] I/O[8]                              |                    | I/O/BD   | SOF            | 0        |  |
| PDI[9] I/O[9]                                        |                    | I/O/BD   | OE_EXT         | I        |  |
| PDI[10] I/O[10]                                      |                    | I/O/BD   | OUTVALID       | 0        |  |
| PDI[11] I/O[11]  PDI[12] I/O[12]                     |                    | I/O/BD   | WD_TRIG        | 0        |  |
| PDI[12] I/O[12]                                      |                    | I/O/BD   | LATCH_IN       | I        |  |
| PDI[13] I/O[13]                                      |                    | I/O/BD   | OE_CONF        | I        |  |
| PDI[14] I/O[14]                                      |                    | I/O/BD   | EEPROM_LOADED  | 0        |  |
| PDI[15] I/O[15]                                      |                    | I/O/BD   |                |          |  |
| PDI[16]                                              |                    |          |                |          |  |
| PDI[17]                                              |                    |          |                |          |  |
| PDI[18]                                              | MII(3)             |          |                |          |  |
| © PDI[23:16]/ PDI[19]                                |                    |          | MII/O          |          |  |
| PDI[23:16]/ PDI[19] MII(3) PDI[20]                   |                    |          | MII(3)         |          |  |
| <sup>©</sup> PDI[21]                                 |                    |          |                |          |  |
| PDI[22]                                              |                    |          |                |          |  |
| PDI[23]                                              |                    |          |                |          |  |
| PDI[24]                                              |                    |          |                |          |  |
| PDI[25]                                              |                    |          |                |          |  |
| က PDI[26]                                            |                    |          |                |          |  |
| ## PDI[31:24]/ PDI[27] ## MII(3)/ ## EBUS(3) PDI[28] | MII(3)             |          | MII(3)         |          |  |
| ☐ EBUS(3) PDI[28]                                    | WIII(3)            |          | WIII(3)        |          |  |
| о.<br>PDI[29]                                        | PDI[29]<br>PDI[30] |          |                |          |  |
| PDI[30]                                              |                    |          |                |          |  |
| PDI[31]/CLK25OUT2                                    |                    |          |                |          |  |
| PDI[32]                                              |                    |          |                |          |  |
| PDI[33]                                              |                    |          |                |          |  |
| 4 PDI[34]                                            |                    |          |                |          |  |
| PDI[39:32]/ PDI[35] MII(2) PDI[36]                   | MII(2)             |          | MII(2)         |          |  |
| MII(2) PDI[36]                                       | IVIII(Z)           |          | MII(2)         |          |  |
| PDI[37]                                              |                    |          |                |          |  |
| PDI[38]                                              |                    |          |                |          |  |
| PDI[39]                                              |                    |          |                |          |  |

# 3.12.2 8/16 Bit asynchronous µController

Figure 13: Mapping of asynchronous  $\mu$ C Interface to Port

|            |                    |                       | 2 ports, or 3       | 3xMII, 0xEBUS |                     |         |                     |         |
|------------|--------------------|-----------------------|---------------------|---------------|---------------------|---------|---------------------|---------|
|            | Async. µC          | PDI signal            | 8 bit               |               | 16 bit              |         | 8 bit               |         |
|            |                    |                       | Signal              | Dir.          | Signal              | Dir.    | Signal              | Dir.    |
|            |                    | PDI[0]                | CS                  | ı             | CS                  | 1       | CS                  | 1       |
|            |                    | PDI[1]                | RD                  | 1             | RD                  | 1       | RD                  | 1       |
| _          |                    | PDI[2]                | WR                  | I             | WR                  | I       | WR                  | 1       |
| te C       |                    | PDI[3]                | BUSY                | 0             | BUSY                | 0       | BUSY                | 0       |
| PDI Byte 0 |                    | PDI[4]                | IRQ                 | 0             | IRQ                 | 0       | IRQ                 | 0       |
| В          |                    | PDI[5]                | BHE                 | 1             | BHE                 | 1       | BHE                 | 1       |
|            |                    | PDI[6]                | EEPROM_LOADED       | 0             | EEPROM_LOADED       | 0       | EEPROM_LOADED       | 0       |
|            | PDI[15:0]          | PDI[7]/<br>CPU_CLK    | ADR[15]/<br>CPU_CLK | I/<br>O       | ADR[15]/<br>CPU_CLK | I/<br>O | ADR[15]/<br>CPU_CLK | I/<br>O |
|            |                    | PDI[8]                | ADR[14]             | 1             | ADR[14]             | 1       | ADR[14]             | 1       |
|            |                    | PDI[9]                | ADR[13]             | 1             | ADR[13]             | 1       | ADR[13]             | 1       |
| _          |                    | PDI[10]               | ADR[12]             | 1             | ADR[12]             | 1       | ADR[12]             | 1       |
| PDI Byte 1 |                    | PDI[11]               | ADR[11]             | 1             | ADR[11]             | 1       | ADR[11]             | 1       |
| <u> </u>   |                    | PDI[12]               | ADR[10]             | 1             | ADR[10]             | 1       | ADR[10]             | 1       |
| 4          |                    | PDI[13]               | ADR[9]              | 1             | ADR[9]              | 1       | ADR[9]              | 1       |
|            |                    | PDI[14]               | ADR[8]              | ı             | ADR[8]              | 1       | ADR[8]              | 1       |
|            |                    | PDI[15]               | ADR[7]              | I             | ADR[7]              | I       | ADR[7]              | 1       |
|            |                    | PDI[16]               | ADR[6]              | 1             | ADR[6]              | 1       | ADR[6]              | 1       |
|            |                    | PDI[17]               | ADR[5]              | 1             | ADR[5]              | I       | ADR[5]              | 1       |
| 0          |                    | PDI[18]               | ADR[4]              | 1             | ADR[4]              | 1       | ADR[4]              | 1       |
| PDI Byte 2 | PDI[23:16]/        | PDI[19]               | ADR[3]              | I             | ADR[3]              | I       | ADR[3]              | I       |
|            | MII(3)             | PDI[20]               | ADR[2]              | I             | ADR[2]              | I       | ADR[2]              | 1       |
| Δ.         |                    | PDI[21]               | ADR[1]              | 1             | ADR[1]              | I       | ADR[1]              | 1       |
|            |                    | PDI[22]               | ADR[0]              | ı             | ADR[0]              | I       | ADR[0]              | I       |
|            |                    | PDI[23]               | DATA[0]             | BD            | DATA[0]             | BD      | DATA[0]             | BD      |
|            |                    | PDI[24]               | DATA[1]             | BD            | DATA[1]             | BD      | DATA[1]             | BD      |
|            |                    | PDI[25]               | DATA[2]             | BD            | DATA[2]             | BD      | DATA[2]             | BD      |
| က          |                    | PDI[26]               | DATA[3]             | BD            | DATA[3]             | BD      | DATA[3]             | BD      |
| yte        | PDI[31:24]/        | PDI[27]               | DATA[4]             | BD            | DATA[4]             | BD      | DATA[4]             | BD      |
| PDI Byte 3 | MII(3)/<br>EBUS(3) | PDI[28]               | DATA[5]             | BD            | DATA[5]             | BD      | DATA[5]             | BD      |
| Ы          | (0)                | PDI[29]               | DATA[6]             | BD            | DATA[6]             | BD      | DATA[6]             | BD      |
|            |                    | PDI[30]               | DATA[7]             | BD            | DATA[7]             | BD      | DATA[7]             | BD      |
|            |                    | PDI[31]/<br>CLK25OUT2 | /<br>CLK25OUT2      | /<br>O        | /<br>CLK25OUT2      | /<br>O  | /<br>CLK25OUT2      | /<br>O  |
|            |                    | PDI[32]               |                     |               | DATA[8]             | BD      |                     |         |
|            |                    | PDI[33]               |                     |               | DATA[9]             | BD      |                     |         |
| 4          |                    | PDI[34]               |                     |               | DATA[10]            | BD      |                     |         |
| PDI Byte 4 | PDI[39:32]/        | PDI[35]               |                     |               | DATA[11]            | BD      | MII(2)              |         |
|            | MII(2)             | PDI[36]               |                     |               | DATA[12]            | BD      | iviii( <i>z</i> )   |         |
| <b>□</b>   |                    | PDI[37]               |                     |               | DATA[13]            | BD      |                     |         |
|            |                    | PDI[38]               |                     |               | DATA[14]            | BD      |                     |         |
|            |                    | PDI[39]               |                     |               | DATA[15]            | BD      |                     |         |

# 3.12.3 8/16 Bit synchronous µController

Table 48: Mapping of synchronous  $\mu C$  Interface to Port

|            |                        |                    | 2 ports, or 3       |         | 3xMII, 0xEBUS       |      |                     |         |
|------------|------------------------|--------------------|---------------------|---------|---------------------|------|---------------------|---------|
|            | Sync. μC               | PDI signal         | 8 bit               |         | 16 bit              |      | 8 bit               |         |
|            |                        |                    | Signal              | Dir.    | Signal              | Dir. | Signal              | Dir.    |
|            |                        | PDI[0]             | CS                  | 1       | CS                  | 1    | CS                  | 1       |
|            |                        | PDI[1]             | TS                  | 1       | TS                  | 1    | TS                  | I       |
|            |                        | PDI[2]             | RD/nWR              | ı       | RD/nWR              | ı    | RD/nWR              | I       |
| te 0       |                        | PDI[3]             | TA                  | 0       | TA                  | 0    | TA                  | 0       |
| PDI Byte 0 |                        | PDI[4]             | IRQ                 | 0       | IRQ                 | 0    | IRQ                 | 0       |
| <u>P</u>   |                        | PDI[5]             | BHE                 | I       | BHE                 | 1    | BHE                 | 1       |
|            |                        | PDI[6]             | EEPROM_LOADED       | 0       | EEPROM_LOADED       | 0    | EEPROM_LOADED       | 0       |
|            | PDI[15:0]              | PDI[7]/<br>CPU_CLK | ADR[15]/<br>CPU_CLK | l/<br>O | ADR[15]/<br>CPU_CLK | I/O  | ADR[15]/<br>CPU_CLK | I/<br>O |
|            |                        | PDI[8]             | ADR[14]             | ı       | ADR[14]             | ı    | ADR[14]             | 1       |
|            |                        | PDI[9]             | ADR[13]             | I       | ADR[13]             | 1    | ADR[13]             | 1       |
| _          |                        | PDI[10]            | ADR[12]             | ı       | ADR[12]             | ı    | ADR[12]             | 1       |
| PDI Byte   |                        | PDI[11]            | ADR[11]             | I       | ADR[11]             | I    | ADR[11]             | 1       |
| 亘          |                        | PDI[12]            | ADR[10]             | I       | ADR[10]             | 1    | ADR[10]             | 1       |
| ш          |                        | PDI[13]            | ADR[9]              | I       | ADR[9]              | ı    | ADR[9]              | 1       |
|            |                        | PDI[14]            | ADR[8]              | 1       | ADR[8]              | 1    | ADR[8]              | 1       |
|            |                        | PDI[15]            | ADR[7]              | I       | ADR[7]              | 1    | ADR[7]              | 1       |
|            |                        | PDI[16]            | ADR[6]              | 1       | ADR[6]              | 1    | ADR[6]              | 1       |
|            |                        | PDI[17]            | ADR[5]              | 1       | ADR[5]              | 1    | ADR[5]              | 1       |
| 8          |                        | PDI[18]            | ADR[4]              | ı       | ADR[4]              | ı    | ADR[4]              | 1       |
| 3yte       | PDI[23:16]/            | PDI[19]            | ADR[3]              | I       | ADR[3]              | 1    | ADR[3]              | I       |
| PDI Byte 2 | MII(3)                 | PDI[20]            | ADR[2]              | ı       | ADR[2]              | ı    | ADR[2]              | 1       |
| ш.         |                        | PDI[21]            | ADR[1]              | I       | ADR[1]              | ı    | ADR[1]              | I       |
|            |                        | PDI[22]            | ADR[0]              | I       | ADR[0]              | ı    | ADR[0]              | 1       |
|            |                        | PDI[23]            | DATA[0]             | BD      | DATA[0]             | BD   | DATA[0]             | BD      |
|            |                        | PDI[24]            | DATA[1]             | BD      | DATA[1]             | BD   | DATA[1]             | BD      |
|            |                        | PDI[25]            | DATA[2]             | BD      | DATA[2]             | BD   | DATA[2]             | BD      |
| က          |                        | PDI[26]            | DATA[3]             | BD      | DATA[3]             | BD   | DATA[3]             | BD      |
| Byte       | PDI[31:24]/<br>MII(3)/ | PDI[27]            | DATA[4]             | BD      | DATA[4]             | BD   | DATA[4]             | BD      |
| PDI Byte   | EBUS(3)                | PDI[28]            | DATA[5]             | BD      | DATA[5]             | BD   | DATA[5]             | BD      |
| _          |                        | PDI[29]            | DATA[6]             | BD      | DATA[6]             | BD   | DATA[6]             | BD      |
|            |                        | PDI[30]            | DATA[7]             | BD      | DATA[7]             | BD   | DATA[7]             | BD      |
|            |                        | PDI[31]            | CPU_CLK_IN          | ı       | CPU_CLK_IN          | ı    | CPU_CLK_IN          | 1       |
|            |                        | PDI[32]            |                     |         | DATA[8]             | BD   |                     |         |
|            |                        | PDI[33]            |                     |         | DATA[9]             | BD   |                     |         |
| 4          |                        | PDI[34]            |                     |         | DATA[10]            | BD   |                     |         |
| PDI Byte 4 | PDI[39:32]/            | PDI[35]            |                     |         | DATA[11]            | BD   | MII(2)              |         |
| 0          | MII(2)                 | PDI[36]            |                     |         | DATA[12]            | BD   | ( )                 |         |
|            |                        | PDI[37]            |                     |         | DATA[13]            | BD   |                     |         |
|            |                        | PDI[38]            |                     |         | DATA[14]            | BD   |                     |         |
|            |                        | PDI[39]            |                     |         | DATA[15]            | BD   |                     |         |

# 3.12.4 SPI Pin Out

Figure 14: Mapping of SPI Interface to Port (1)

| Polician    |          | SPI         | PDI signal        | 2 ports, or 3 ports with min. 1xEBUS |      | 3xMII, 0xEBUS     |      |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|-------------------|--------------------------------------|------|-------------------|------|--|
| PDI(1)   SPI_SEL   I   SPI_SEL   I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |             | •                 | Signal                               | Dir. | Signal            | Dir. |  |
| PDI(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |             | PDI[0]            | SPI_CLK                              | 1    | SPI_CLK           | I    |  |
| PDI  15:0    PDI  15:0    PDI  16    PDI  17    PDI  16    PDI  17    PDI  18    PDI  16    PDI  16    PDI  17    PDI  16    PDI  16    PDI  17    PDI  16    PDI     |          |             | PDI[1]            | SPI_SEL                              | 1    | SPI_SEL           | 1    |  |
| PDI[15:0] PDI[16] PDI[17] PDI[16] PDI[17] PDI[17] PDI[10] PDI[10] PDI[10] PDI[10] PDI[11] PDI[11] PDI[11] PDI[12] PDI[12] PDI[13] PDI[13] PDI[14] PDI[14] PDI[15] PDI[15] PDI[15] PDI[15] PDI[16] PDI[17] PDI[16] PDI[17] PDI[18] PDI[18] PDI[18] PDI[17] PDI[18] PDI[ | 0        |             | PDI[2]            | SPI_DI                               | 1    | SPI_DI            | 1    |  |
| PDI[15:0] PDI[16] PDI[17] PDI[16] PDI[17] PDI[17] PDI[10] PDI[10] PDI[10] PDI[10] PDI[11] PDI[11] PDI[11] PDI[12] PDI[12] PDI[13] PDI[13] PDI[14] PDI[14] PDI[15] PDI[15] PDI[15] PDI[15] PDI[16] PDI[17] PDI[16] PDI[17] PDI[18] PDI[18] PDI[18] PDI[17] PDI[18] PDI[ | yte      |             | PDI[3]            | SPI_DO                               | 0    | SPI_DO            | 0    |  |
| PDI[15:0] PDI[16] PDI[17] PDI[16] PDI[17] PDI[17] PDI[10] PDI[10] PDI[10] PDI[10] PDI[11] PDI[11] PDI[11] PDI[12] PDI[12] PDI[13] PDI[13] PDI[14] PDI[14] PDI[15] PDI[15] PDI[15] PDI[15] PDI[16] PDI[17] PDI[16] PDI[17] PDI[18] PDI[18] PDI[18] PDI[17] PDI[18] PDI[ |          |             | PDI[4]            | SPI_IRQ                              | 0    | SPI_IRQ           | 0    |  |
| PDI[15:0]   PDI[7]/CPU_CLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ₾.       |             | PDI[5]            |                                      |      |                   |      |  |
| PDI[15:0]   PDI[8]   GPO[0]   O   GPO[0]   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |             | PDI[6]            | EEPROM_LOADED                        | 0    | EEPROM_LOADED     | 0    |  |
| PDI 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | DDI[45.0]   | PDI[7]/CPU_CLK    | /CPU_CLK                             | /O   | /CPU_CLK          | /O   |  |
| PDI[10]   GPO[2]   O   GPO[2]   O   O   GPO[2]   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          | PDI[15:0]   | PDI[8]            | GPO[0]                               | 0    | GPO[0]            | 0    |  |
| PDI[11]   GPO[3]   O   GPO[3]   O   GPO[3]   O   O   GPO[3]   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          |             | PDI[9]            | GPO[1]                               | 0    | GPO[1]            | 0    |  |
| PD  13    GP  1    I   GP  2    I   GP  3    I   GP  4    O   GPO(6    O   GPO(7    O   GPO(8    | _        |             | PDI[10]           | GPO[2]                               | 0    | GPO[2]            | 0    |  |
| PD  13    GP  1    I   GP  2    I   GP  3    I   GP  4    O   GPO(6    O   GPO(7    O   GPO(8    | yte      |             | PDI[11]           | GPO[3]                               | 0    | GPO[3]            | 0    |  |
| PD  13    GP  1    I   GP  2    I   GP  3    I   GP  4    O   GPO(6    O   GPO(7    O   GPO(8    |          |             | PDI[12]           | GPI[0]                               | I    | GPI[0]            | 1    |  |
| PDI[15]   GPI[3]   I   GPI[3]   I   GPI[3]   I   GPI[3]   I   GPI[3]   I   GPI[4]   O   GPO[4]   O   GPO[4]   O   GPO[5]   O   GPO[6]   O   GPO[7]   O   GPO[8]   I   GPI[6]   I   GPI[6]   I   GPI[6]   I   GPI[6]   I   GPI[6]   I   GPI[7]   I   GPI[7]   I   GPI[7]   I   GPI[7]   I   GPI[7]   I   GPI[8]   O   GPO[8]   | ₫.       |             | PDI[13]           | GPI[1]                               | 1    | GPI[1]            | 1    |  |
| PD [16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |             | PDI[14]           | GPI[2]                               | I    | GPI[2]            | 1    |  |
| PDI[23:16]/ PDI[17]   GPO[5]   O   GPO[5]   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |             | PDI[15]           | GPI[3]                               | 1    | GPI[3]            | 1    |  |
| PD [23:16]/ PD [23:16]/ Mil(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |             | PDI[16]           | GPO[4]                               | 0    | GPO[4]            | 0    |  |
| PDI[23:16]/ MII(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |             | PDI[17]           | GPO[5]                               | 0    | GPO[5]            | 0    |  |
| PDI[21] GPI[5] I GPI[6] I PDI[22] GPI[6] I GPI[6] I PDI[23] GPI[7] I GPI[7] I PDI[24] GPO[8] O GPO[8] O PDI[25] GPO[9] O GPO[9] O PDI[26] GPO[10] O GPO[10] O PDI[26] GPO[10] O GPO[10] O PDI[27] GPO[11] O GPO[11] O PDI[28] GPI[8] I GPI[8] I PDI[29] GPI[9] I GPI[9] I PDI[30] GPI[10] I GPI[10] I PDI[31]/CLK25OUT2 GPI[11]/CLK25OUT2 I/O  PDI[32] GPO[13] O PDI[33] GPO[14] O PDI[34] GPO[15] O PDI[35] GPO[15] O MII(2) PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0        |             | PDI[18]           | GPO[6]                               | 0    | GPO[6]            | 0    |  |
| PDI[21] GPI[5] I GPI[6] I PDI[22] GPI[6] I GPI[6] I PDI[23] GPI[7] I GPI[7] I PDI[24] GPO[8] O GPO[8] O PDI[25] GPO[9] O GPO[9] O PDI[26] GPO[10] O GPO[10] O PDI[26] GPO[10] O GPO[10] O PDI[27] GPO[11] O GPO[11] O PDI[28] GPI[8] I GPI[8] I PDI[29] GPI[9] I GPI[9] I PDI[30] GPI[10] I GPI[10] I PDI[31]/CLK25OUT2 GPI[11]/CLK25OUT2 I/O  PDI[32] GPO[13] O PDI[33] GPO[14] O PDI[34] GPO[15] O PDI[35] GPO[15] O MII(2) PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | yte      | PDI[23:16]/ | PDI[19]           | GPO[7]                               | 0    | GPO[7]            | 0    |  |
| PDI[21] GPI[5] I GPI[6] I PDI[22] GPI[6] I GPI[6] I PDI[23] GPI[7] I GPI[7] I PDI[24] GPO[8] O GPO[8] O PDI[25] GPO[9] O GPO[9] O PDI[26] GPO[10] O GPO[10] O PDI[26] GPO[10] O GPO[10] O PDI[27] GPO[11] O GPO[11] O PDI[28] GPI[8] I GPI[8] I PDI[29] GPI[9] I GPI[9] I PDI[30] GPI[10] I GPI[10] I PDI[31]/CLK25OUT2 GPI[11]/CLK25OUT2 I/O  PDI[32] GPO[13] O PDI[33] GPO[14] O PDI[34] GPO[15] O PDI[35] GPO[15] O MII(2) PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | O B      |             | PDI[20]           | GPI[4]                               | I    | GPI[4]            | 1    |  |
| PDI[23]   GPI[7]   I GPI[7]   I GPI[7]   I GPI[7]   I GPI[7]   I GPI[8]   O GPO[8]   O GPO[8]   O GPO[9]   O GPO[9]   O GPO[9]   O GPO[10]   O GPO[10]   O GPO[10]   O GPO[11]   I GPI[8]   I GPI[8]   I GPI[8]   I GPI[8]   I GPI[9]   I GPI[9]   I GPI[10]   I   | ₫        |             | PDI[21]           | GPI[5]                               | I    | GPI[5]            | 1    |  |
| PDI[24]   GPO[8]   O   GPO[8]   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |             | PDI[22]           | GPI[6]                               | 1    | GPI[6]            | ı    |  |
| PDI[31:24]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |             | PDI[23]           | GPI[7]                               | 1    | GPI[7]            | ı    |  |
| PDI[31:24]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |             | PDI[24]           | GPO[8]                               | 0    | GPO[8]            | 0    |  |
| PDI[31:24]/  MII(3)/  EBUS(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |          |             | PDI[25]           | GPO[9]                               | 0    | GPO[9]            | 0    |  |
| FBUS(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | က        |             | PDI[26]           | GPO[10]                              | 0    | GPO[10]           | 0    |  |
| FBUS(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | yte      |             | PDI[27]           | GPO[11]                              | 0    | GPO[11]           | 0    |  |
| PDI[29] GPI[9] I GPI[9] I PDI[30] GPI[10] I GPI[10] I PDI[31]/CLK25OUT2 GPI[11]/CLK25OUT2 I/O GPI[11]/CLK25OUT2 I/O PDI[32] GPO[12] O PDI[33] GPO[13] O PDI[34] GPO[14] O PDI[35] GPO[15] O PDI[36] GPI[12] I PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _        |             | PDI[28]           | GPI[8]                               | 1    | GPI[8]            | ı    |  |
| PDI[31]/CLK25OUT2 GPI[11]/CLK25OUT2 I/O GPI[11]/CLK25OUT2 I/O PDI[32] GPO[12] O PDI[33] GPO[13] O PDI[34] GPO[14] O PDI[35] GPO[15] O PDI[36] GPI[12] I PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Ф.       |             | PDI[29]           | GPI[9]                               | 1    | GPI[9]            | 1    |  |
| PDI[32] GPO[12] O PDI[33] GPO[13] O PDI[34] GPO[14] O PDI[39:32]/ PDI[35] GPO[15] O PDI[36] GPI[12] I PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |             | PDI[30]           | GPI[10]                              | 1    | GPI[10]           | 1    |  |
| PDI[33] GPO[13] O PDI[34] GPO[14] O PDI[39:32]/ PDI[35] GPO[15] O PDI[36] GPI[12] I PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |             | PDI[31]/CLK25OUT2 | GPI[11]/CLK25OUT2                    | I/O  | GPI[11]/CLK25OUT2 | I/O  |  |
| PDI[39:32]/ MII(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |             | PDI[32]           | GPO[12]                              | 0    |                   |      |  |
| PDI[39:32]/ MII(2) PDI[36] GPO[15] O MII(2) PDI[36] GPI[12] I PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |             | PDI[33]           | GPO[13]                              | 0    |                   |      |  |
| PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4        |             | PDI[34]           | GPO[14]                              | 0    |                   |      |  |
| PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | yte      | PDI[39:32]/ | PDI[35]           | GPO[15]                              | 0    | M41/O)            |      |  |
| PDI[37] GPI[13] I PDI[38] GPI[14] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DI B     |             | PDI[36]           | GPI[12]                              | 1    | IVIII(Z)          |      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <u> </u> |             | PDI[37]           | GPI[13]                              | 1    |                   |      |  |
| PDI[39] GPI[15] I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |             | PDI[38]           | GPI[14]                              | 1    |                   |      |  |
| []                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |             | PDI[39]           | GPI[15]                              | 1    |                   |      |  |

Table 49: Mapping of SPI Interface to Port (2)

|            | SPI                | PDI signal        | 4 ports,<br>min. 2x EB | US   | 3xMII, 1xEB       | SUS  | 4xMII             |      |
|------------|--------------------|-------------------|------------------------|------|-------------------|------|-------------------|------|
|            | 0.1                | i Di digital      | Signal                 | Dir. | Signal            | Dir. | Signal            | Dir. |
|            |                    | PDI[0]            | SPI_CLK                | 1    | SPI_CLK           | 1    | SPI_CLK           | 1    |
|            |                    | PDI[1]            | SPI_SEL                | 1    | SPI_SEL           | 1    | SPI_SEL           | 1    |
|            |                    | PDI[2]            | SPI_DI                 | I    | SPI_DI            | I    | SPI_DI            | 1    |
| PDI Byte 0 |                    | PDI[3]            | SPI_DO                 | 0    | SPI_DO            | 0    | SPI_DO            | 0    |
| - By       |                    | PDI[4]            | SPI_IRQ                | 0    | SPI_IRQ           | 0    | SPI_IRQ           | 0    |
| В          |                    | PDI[5]            |                        |      |                   |      |                   |      |
|            |                    | PDI[6]            | EEPROM<br>_LOADED      | 0    | EEPROM<br>_LOADED | 0    | EEPROM<br>_LOADED | 0    |
|            | PDI[15:0]          | PDI[7]/CPU_CLK    | /CPU_CLK               | /O   | /CPU_CLK          | /O   | /CPU_CLK          | /O   |
|            |                    | PDI[8]            | GPO[0]                 | 0    | GPO[0]            | 0    | GPO[0]            | 0    |
|            |                    | PDI[9]            | GPO[1]                 | 0    | GPO[1]            | 0    | GPO[1]            | 0    |
| _          |                    | PDI[10]           | GPO[2]                 | 0    | GPO[2]            | 0    | GPO[2]            | 0    |
| PDI Byte 1 |                    | PDI[11]           | GPO[3]                 | 0    | GPO[3]            | 0    | GPO[3]            | 0    |
|            |                    | PDI[12]           | GPI[0]                 | I    | GPI[0]            | 1    | GPI[0]            | 1    |
| Δ.         |                    | PDI[13]           | GPI[1]                 | 1    | GPI[1]            | 1    | GPI[1]            | 1    |
|            |                    | PDI[14]           | GPI[2]                 | 1    | GPI[2]            | 1    | GPI[2]            | 1    |
|            |                    | PDI[15]           | GPI[3]                 | 1    | GPI[3]            | 1    | GPI[3]            | 1    |
|            |                    | PDI[16]           | GPO[4]                 | 0    | GPO[4]            | 0    |                   |      |
|            |                    | PDI[17]           | GPO[5]                 | 0    | GPO[5]            | 0    |                   |      |
| 7          |                    | PDI[18]           | GPO[6]                 | 0    | GPO[6]            | 0    |                   |      |
| PDI Byte 2 | PDI[23:16]/        | PDI[19]           | GPO[7]                 | 0    | GPO[7]            | 0    | MIL(2)            |      |
|            | MII(3)             | PDI[20]           | GPI[4]                 | 1    | GPI[4]            | 1    | MII(3)            |      |
| Ф          |                    | PDI[21]           | GPI[5]                 | 1    | GPI[5]            | 1    |                   |      |
|            |                    | PDI[22]           | GPI[6]                 | I    | GPI[6]            | I    |                   |      |
|            |                    | PDI[23]           | GPI[7]                 | 1    | GPI[7]            | 1    |                   |      |
|            |                    | PDI[24]           |                        |      |                   |      |                   |      |
|            |                    | PDI[25]           |                        |      |                   |      |                   |      |
| က          |                    | PDI[26]           |                        |      |                   |      |                   |      |
| 3yte       | PDI[31:24]/        | PDI[27]           | EBI 16/3/              |      | EBI 19/3)         |      | MII/3)            |      |
| PDI B      | MII(3)/<br>EBUS(3) | PDI[28]           | EBUS(3)                |      | EBUS(3)           | 1    | MII(3)            |      |
| _          |                    | PDI[29]           |                        |      |                   |      |                   |      |
|            |                    | PDI[30]           |                        |      |                   |      |                   |      |
|            |                    | PDI[31]/CLK25OUT2 |                        |      |                   |      |                   |      |
|            |                    | PDI[32]           | GPO[12]                | 0    |                   |      |                   |      |
|            |                    | PDI[33]           | GPO[13]                | 0    |                   |      |                   |      |
| 4          |                    | PDI[34]           | GPO[14]                | 0    | O MII(2) MII(     |      |                   |      |
| PDI Byte 4 | PDI[39:32]/        | PDI[35]           | GPO[15]                | 0    |                   |      | MUL(O)            |      |
| DI B       | MII(2)             | PDI[36]           | GPI[12]                | 1    |                   |      | MII(2)            |      |
| ā          |                    | PDI[37]           | GPI[13]                | 1    |                   |      |                   |      |
|            |                    | PDI[38]           | GPI[14]                | 1    |                   |      |                   |      |
|            |                    | PDI[39]           | GPI[15]                | I    |                   |      |                   |      |
|            |                    |                   |                        |      |                   |      |                   |      |

# 3.13 TESTMODE Pin

Table 50: TESTMODE pin

| Pin | Pin      | Signal |          | Configuration | Internal |       |
|-----|----------|--------|----------|---------------|----------|-------|
| Pin | Name     | Dir.   | Signal   | Dir.          | Signal   | PU/PD |
| НЗ  | TESTMODE | 1      | TESTMODE | 1             |          | WPD   |

# **TESTMODE**

Reserved for testing, should be connected to GND.

#### 3.14 Reserved Pins

Table 51 shows reserved Pins which are not used on the ET1100 and have to be connected to  $\mbox{GND}_{\mbox{\tiny I/O}}$ .

Table 51: Reserved Pins

| Pin | Pin name | Dir. | Connect to         |
|-----|----------|------|--------------------|
| E4  | Res. [0] | 1    | GND <sub>I/O</sub> |
| G3  | Res. [1] | 1    | GND <sub>I/O</sub> |
| G4  | Res. [2] | 1    | GND <sub>I/O</sub> |
| E10 | Res. [3] | I    | GND <sub>I/O</sub> |
| C8  | Res. [4] | 1    | GND <sub>I/O</sub> |
| H10 | Res. [5] | I    | GND <sub>I/O</sub> |
| F4  | Res. [6] | I    | GND <sub>I/O</sub> |
| D8  | Res. [7] | 1    | GND <sub>I/O</sub> |

#### 4 MII Interface

The ET1100 is connected with Ethernet PHYs using the MII interfaces. The MII interfaces of the ET1100 are optimized for low processing/forwarding delays by omitting a transmit FIFO. To allow this, the ET1100 has additional requirements to Ethernet PHYs, which are easily accomplished by several PHY vendors.



Refer to "Section I – Technology" for Ethernet PHY requirements.

Additional information regarding the ET1100:

- The clock source of the PHYs is either CLK25OUT1/2 of the ET1100, or the clock signal that is connected to OSC\_IN if a quartz oscillator is used.
- The TX\_CLK signal of the PHYs is not connected to the ET1100. The ET1100 does not use the MII interface for link detection or link configuration.

For details about the ESC MII Interface refer to Section I.

# 4.1 MII Interface Signals

The MII interface of the ET1100 has the following signals:



Figure 15: MII Interface signals

**Signal** Direction **Description** LINK\_MII IN Input signal provided by the PHY if a 100 Mbit/s (Full Duplex) link is established RX\_CLK Receive Clock IN RX\_DV Receive data valid IN RX\_D[3:0] IN Receive data (alias RXD) RX ERR IN Receive error (alias RX ER) OUT TX\_ENA Transmit enable (alias TX\_EN) TX\_D[3:0] OUT Transmit data (alias TXD) MI CLK OUT Management Interface clock (alias MCLK) MI\_DATA **BIDIR** Management Interface data (alias MDIO) PHYAD\_OFF Configuration: PHY address offset IN LINKPOL IN Configuration: LINK\_MII polarity

Table 52: MII Interface signals

MI\_DATA should have an external pull-up resistor (4.7 k $\Omega$  recommended for ESCs). MI\_CLK is driven rail-to-rail, idle value is High.

### 4.2 PHY Address Configuration

The ET1100 addresses Ethernet PHYs using logical port number (or PHY address register value) plus PHY address offset. Typically, the Ethernet PHY addresses should correspond with the logical port number, so PHY addresses 0-3 are used.

A PHY address offset of 16 can be applied which moves the PHY addresses to 16-19 by inverting the MSB of the PHY address internally.

If both alternatives cannot be used, the PHYs should be configured to use an actual PHY address offset of 1, i.e., PHY addresses 1-4. The PHY address offset configuration of the ET1100 remains 0.

Refer to Section I for more details about PHY addressing.

### 4.3 TX Shift Compensation

Since ET1100 and the Ethernet PHY share the same clock source, TX\_CLK from the PHY has a fixed phase relation to TX\_ENA/TX\_D[3:0] from the ET1100. Thus, TX\_CLK is not connected and the delay of a TX FIFO inside the ET1100 is saved. The phase shift between TX\_CLK and TX\_ENA/TX\_D[3:0] can be compensated by an appropriate value for TX Shift, which will delay TX\_ENA/TX\_D[3:0] by 0, 10, 20, or 30 ns.



Figure 16: TX Shift Timing Diagram

**Table 53: TX Shift Timing characteristics** 

| Parameter             | Comment                                                                                                   |
|-----------------------|-----------------------------------------------------------------------------------------------------------|
| tclk25                | 25 MHz clock source period (OSC_IN, see fclk25)                                                           |
| tclk250UT1/2          | CLK25OUT1/2 delay after OSC_IN (refer to AC characteristics)                                              |
| t <sub>TX_delay</sub> | TX_ENA/TX_D[3:0] delay after rising edge of OSC_IN (refer to AC characteristics)                          |
| tPHY_TX_CLK_delay1/2  | Delay between PHY clock source CLK25OUT1/2 and TX_CLK output of the PHY, PHY dependent.                   |
| thty_tx_clk_delay_osc | Delay between PHY clock source OSC_IN and TX_CLK output of the PHY, PHY dependent.                        |
| tPHY_TX_setup         | PHY setup requirement: TX_ENA/TX_D[3:0] with respect to TX_CLK. (PHY dependent, IEEE802.3 limit is 15 ns) |
| tPHY_TX_hold          | PHY hold requirement: TX_ENA/TX_D[3:0] with respect to TX_CLK. (PHY dependent, IEEE802.3 limit is 0 ns)   |

NOTE: TX Shift can be adjusted by displaying TX\_CLK of a PHY and TX\_ENA/TX\_D[3:0] on an oscilloscope. TX\_ENA/TX\_D is allowed to change between 0 ns and 25 ns after a rising edge of TX\_CLK (according to IEEE802.3 – check your PHY's documentation, it may contain relaxed timing requirements). Configure TX Shift so that TX\_ENA/TX\_D[3:0] change near the middle of this range. It is sufficient to check just one of the TX\_ENA/TX\_D[3:0] signals, because they are generated nearly at the same time.

# 4.4 Timing specifications

Table 54: MII timing characteristics

| Parameter             | Min  | Тур            | Max | Comment                                                    |
|-----------------------|------|----------------|-----|------------------------------------------------------------|
| trx_clk               | 4    | 0 ns ± 100 ppm |     | RX_CLK period (100 ppm with maximum FIFO Size only)        |
| t <sub>RX_setup</sub> | 9 ns |                |     | RX_DV/RX_DATA/RX_D[3:0] valid before rising edge of RX_CLK |
| t <sub>RX_hold</sub>  | 3 ns |                |     | RX_DV/RX_DATA/RX_D[3:0] valid after rising edge of RX_CLK  |
| tcik                  |      | ~ 1.44 µs      |     | MI_CLK period (f <sub>Clk</sub> ≈ 700 kHz)                 |
| twrite                |      | ~ 92.16 µs     |     | MI Write access time                                       |
| t <sub>Read</sub>     |      | ~ 91.44 us     |     | MI Read access time                                        |

NOTE: For MI timing diagrams refer to Section I.



Figure 17: MII timing RX signals

# 5 EBUS/LVDS Interface

For details about the ESC EBUS Interface refer to Section I.

# 5.1 EBUS Interface Signals

The EBUS interface of the ET1100 has the following signals:



Figure 18: EBUS Interface Signals

Table 55: EBUS Interface signals

| Signal               | Direction | Description                                  |
|----------------------|-----------|----------------------------------------------|
| EBUS-TX+<br>EBUS-TX- | OUT       | EBUS/LVDS transmit signals                   |
| EBUS-RX+<br>EBUS-RX- | IN        | EBUS/LVDS receive signals                    |
| RBIAS                |           | BIAS resistor for EBUS-TX current adjustment |

NOTE: An external LVDS termination with an impedance of 100  $\Omega$  between EBUS-RX+ and EBUS-RX- is necessary for EBUS ports. EBUS-RX+ incorporates a pull-down resistor and EBUS-RX- incorporated a pull-up resistor.

# 6 PDI Description

Table 56: Available PDIs for ET1100

| PDI number<br>(PDI Control<br>register<br>0x0140[7:0]) | PDI name                           | ET1100 |
|--------------------------------------------------------|------------------------------------|--------|
| 0                                                      | Interface deactivated              | Χ      |
| 4                                                      | Digital I/O                        | Х      |
| 5                                                      | SPI Slave                          | Х      |
| 7                                                      | EtherCAT Bridge (port 3)           |        |
| 8                                                      | 16 Bit async. μC                   | Х      |
| 9                                                      | 8 Bit async. μC                    | Х      |
| 10                                                     | 16 Bit sync. μC                    | Х      |
| 11                                                     | 8 Bit sync. μC                     | Х      |
| 16                                                     | 32 Digital Input/0 Digital Output  |        |
| 17                                                     | 24 Digital Input/8 Digital Output  |        |
| 18                                                     | 16 Digital Input/16 Digital Output |        |
| 19                                                     | 8 Digital Input/24 Digital Output  |        |
| 20                                                     | 0 Digital Input/32 Digital Output  |        |
| 128                                                    | On-chip bus (Avalon or OPB)        |        |
| Others                                                 | Reserved                           |        |

# 6.1 PDI Deactivated

The PDI is deactivated with PDI type 0x00. The PDI pins are not driven (high impedance).

# 6.2 Digital I/O Interface

# 6.2.1 Interface

The Digital I/O PDI is selected with PDI type 0x04. The signals of the Digital I/O interface are:



Figure 19: ET1100 Digital I/O signals

Table 57: ET1100 Digital I/O signals

| Signal        | Direction    | Description                        | Signal polarity |
|---------------|--------------|------------------------------------|-----------------|
| I/O[31:0]     | IN/OUT/BIDIR | Input/Output or Bidirectional data |                 |
| LATCH_IN      | IN           | External data latch signal         | act. high       |
| OUTVALID      | OUT          | Output data is valid/Output event  | act. high       |
| SOF           | OUT          | Start of Frame                     | act. high       |
| OE_EXT        | IN           | Output Enable                      | act. high       |
| OE_CONF       | IN           | Output Enable Configuration        |                 |
| WD_TRIG       | OUT          | Watchdog Trigger                   | act. high       |
| EEPROM_LOADED | OUT          | PDI is active, EEPROM is loaded    | act. high       |

# 6.2.2 Configuration

The Digital I/O interface is selected with PDI type 0x04 in the PDI control register 0x0140. It supports different configurations, which are located in registers 0x0150 - 0x0153.

# 6.2.3 Digital Inputs

Digital input values appear in the process memory at address 0x1000:0x1003. EtherCAT devices use Little Endian byte ordering, so I/O[7:0] can be read at 0x1000 etc. Digital inputs are written to the process memory by the Digital I/O PDI using standard PDI write operations.

Digital inputs can be configured to be sampled by the ESC in four ways:

- Digital inputs are sampled at the start of each Ethernet frame, so that EtherCAT read commands
  to address 0x1000:0x1003 will present digital input values sampled at the start of the same frame.
  The SOF signal can be used externally to update the input data, because the SOF is signaled
  before input data is sampled.
- The sample time can be controlled externally by using the LATCH\_IN signal. The input data is sampled by the ESC each time a rising edge of LATCH\_IN is recognized.
- Digital inputs are sampled at Distributed Clocks SYNC0 events.
- Digital inputs are sampled at Distributed Clocks SYNC1 events.

For Distributed Clock SYNC input, SYNC generation must be activated (register 0x0981). SYNC output is not necessary (register 0x0151). SYNC pulse length (registers 0x0982:0x0983) should not be set to 0, because acknowledging of SYNC events is not possible with Digital I/O PDI. Sample time is the beginning of the SYNC event.

## 6.2.4 Digital Outputs

Digital Output values have to be written to register 0x0F00:0x0F03 (register 0x0F00 controls I/O[7:0] etc.). Digital Output values are not read by the Digital I/O PDI using standard read commands, instead, there is a direct connection for faster response times.

The process data watchdog (register 0x0440) has to be either active or disabled; otherwise digital outputs will not be updated. Digital outputs can be configured to be updated in four ways:

- Digital Outputs are updated at the end of each EtherCAT frame (EOF mode).
- Digital outputs are updated with Distributed Clocks SYNC0 events (DC SYNC0 mode).
- Digital outputs are updated with Distributed Clocks SYNC1 events (DC SYNC1 mode).
- Digital Outputs are updated at the end of an EtherCAT frame which triggered the Process Data Watchdog (with typical SyncManager configuration: a frame containing a write access to at least one of the registers 0x0F00:0x0F03). Digital Outputs are only updated if the EtherCAT frame was correct (WD\_TRIG mode).

For Distributed Clock SYNC output, SYNC generation must be activated (register 0x0981). SYNC output is not necessary (register 0x0151). SYNC pulse length (registers 0x0982:0x0983) should not be set to 0, because acknowledging of SYNC events is not possible with Digital I/O PDI. Output time is the beginning of the SYNC event.

An output event is always signaled by a pulse on OUTVALID even if the digital outputs remain unchanged.

For output data to be visible on the I/O signals, the following conditions have to be met:

- SyncManager watchdog must be either active (triggered) or disabled.
- OE\_EXT (Output enable) must be high.
- Output values have to be written to the registers 0x0F00:0x0F03 within a valid EtherCAT frame.
- The configured output update event must have occurred.



Figure 20: Digital Output Principle Schematic

NOTE: The Digital Outputs are not driven (high impedance) until the EEPROM is loaded. Depending on the configuration, the Digital Outputs are also not driven if the Watchdog is expired or if the outputs are disabled. This behavior has to be taken into account when using digital output signals.

#### 6.2.5 Bidirectional mode

In bidirectional mode, all DATA signals are bidirectional (individual input/output configuration is ignored). Input signals are connected to the ESC via series resistors, output signals are driven actively by the ESC. Output signals are permanently available if they are latched with OUTVALID (Flip-Flop or Latch).



Figure 21: Bidirectional mode: Input/Output connection (R=4.7 kΩ recommended)

Input sample event and output update event can be configured as described in the Digital Inputs/Digital Outputs chapter.

An output event is signaled by a pulse on OUTVALID even if the digital outputs remain unchanged. Overlapping input and output events will lead to corrupt input data.

# 6.2.6 Output Enable/Output Configuration

The ET1100 has an Output Enable signal OE\_EXT and an Output Configuration signal OE\_CONF. With the OE\_EXT signal, the I/O signals can be cleared/put into a high impedance state. OE\_CONF controls the output driver's behavior after the output enable signal OE\_EXT is set to low or the SyncManager Watchdog is expired (and not disabled).

OE EXT OE\_CONF 0 1 I/O driver: ON ON I/O driver: 0 if WD is expired, else 0 I/O: 0 I/O: output data OFF if WD is expired or I/O driver: **OFF** I/O driver: output event has not occurred since WD was last activated 1 I/O: 0 if WD is expired, else output data

**Table 58: Output Enable/Output Configuration combinations** 

OE\_CONF is ignored in bidirectional mode, I/O will be driven low during output events if OE\_EXT is 0 or the watchdog is expired.

NOTE: I/O drivers are off until the EEPROM is loaded regardless of OE\_CONF, OE\_EXT, and watchdog.

## 6.2.7 SyncManager Watchdog

The SyncManager watchdog (registers 0x0440:0x0441) must be either active (triggered) or disabled for output values to appear on the I/O signals. The SyncManager Watchdog is triggered by an EtherCAT write access to the output data registers.

If the output data bytes are written independently, a SyncManager with a length of 1 byte is used for each byte of 0x0F00:0x0F03 containing output bits (SyncManager N configuration: buffered mode, EtherCAT write/PDI read, and Watchdog Trigger enabled: 0x44 in register 0x0804+N\*8). Alternatively, if all output data bits are written together in one EtherCAT command, one SyncManager with a length of 1 byte is sufficient (SyncManager N configuration: buffered mode, EtherCAT write/PDI read, and Watchdog Trigger enabled: 0x44 in register 0x0804+N\*8). The start address of the SyncManager should be one of the 0x0F00:0x0F03 bytes containing output bits, e.g., the last byte containing output bits.

The SyncManager Watchdog can also be disabled by writing 0 into registers 0x0440:0x0441.

The Watchdog Mode configuration bit is used to configure if the expiration of the SyncManager Watchdog will have an immediate effect on the I/O signals (output reset immediately after watchdog timeout) or if the effect is delayed until the next output event (output reset with next output event). The latter case is especially relevant for Distributed Clock SYNC output events, because any output change will occur at the configured SYNC event.

Immediate output reset after watchdog timeout is not available if OUTVALID mode set to watchdog trigger (0x0150[1]=1).

For external watchdog implementations, the WD\_TRIG (watchdog trigger) signal can be used. A WD\_TRIG pulse is generated if the SyncManager Watchdog is triggered. In this case, the internal SyncManager Watchdog should be disabled, and the external watchdog may use OE\_EXT and OE\_CONF to reset the I/O signals if the watchdog is expired. For devices without the WD\_TRIG signal, OUTVALID can be configured to reflect WD\_TRIG.

# 6.2.8 SOF

SOF indicates the start of an Ethernet/EtherCAT frame. It is asserted shortly after RX\_DV=1 or EBUS SOF. Input data is sampled in the time interval between tsof\_to\_DATA\_setup and tsof\_to\_DATA\_setup after the SOF signal is asserted.

#### 6.2.9 OUTVALID

A pulse on the OUTVALID signal indicates an output event. If the output event is configured to be the end of a frame, OUTVALID is issued shortly after RX\_DV=0 or EBUS EOF, right after the CRC has been checked and the internal registers have taken their new values. OUTVALID is issued independent of actual output data values, i.e., it is issued even if the output data does not change.

# 6.2.10 EEPROM\_LOADED

The EEPROM\_LOADED signal indicates that the Digital I/O Interface is operational. Attach a pull-down resistor for proper function, since the PDI pin will not be driven until the EEPROM is loaded.

# 6.2.11 Timing specifications

Table 59: Digital I/O timing characteristics ET1100

| Parameter               | Min    | Max    | Comment                                                                  |
|-------------------------|--------|--------|--------------------------------------------------------------------------|
| tDATA_setup             | 7 ns   |        | Input data valid before LATCH_IN                                         |
| t <sub>DATA_hold</sub>  | 3 ns   |        | Input data valid after LATCH_IN                                          |
| t <sub>LATCH_IN</sub>   | 8 ns   |        | LATCH_IN high time                                                       |
| t <sub>SOF</sub>        | 35 ns  | 45 ns  | SOF high time                                                            |
| tsof_to_DATA_setup      |        | 1,2 µs | Input data valid after SOF, so that Inputs can be read in the same frame |
| tsof_to_DATA_hold       | 1,6 µs |        | Input data invalid after SOF                                             |
| tinput_event_delay      | 440 ns |        | Time between consecutive input events                                    |
| toutvalid               | 75 ns  | 85 ns  | OUTVALID high time                                                       |
| tdata_to_outvalid       | 65 ns  |        | Output data valid before OUTVALID                                        |
| twd_trig                | 35 ns  | 45 ns  | WD_TRIG high time                                                        |
| tdata_to_wd_trig        |        | 35 ns  | Output data valid after WD_TRIG                                          |
| toe_ext_to_data_invalid | 0 ns   | 15 ns  | Outputs zero or Outputs high impedance after OE_EXT set to low           |
| toutput_event_delay     | 320 ns |        | Time between consecutive output events                                   |
| tBIDIR_DATA_valid       | 65 ns  |        | Bidirectional mode: I/O valid before OUTVALID                            |
| tBIDIR_DATA_invalid     | 65 ns  |        | Bidirectional mode: I/O invalid after OUTVALID                           |
| tBIDIR_event_delay      | 440 ns |        | Bidirectional mode: time between consecutive input and output events     |



Figure 22: Digital Input: Input data sampled at SOF, I/O can be read in the same frame



Figure 23: Digital Input: Input data sampled with LATCH\_IN



Figure 24: Digital Output timing



Figure 25: Bidirectional Mode timing

# 6.3 SPI Slave Interface

#### 6.3.1 Interface

An EtherCAT device with PDI type 0x05 is an SPI slave. The SPI has 5 signals: SPI\_CLK, SPI\_DI (MOSI), SPI\_DO (MISO), SPI\_SEL and SPI\_IRQ:



Figure 26: SPI master and slave interconnection

| Signal            | Direct | ion                          | Description                     | Signal polarity   |
|-------------------|--------|------------------------------|---------------------------------|-------------------|
| SPI_SEL           | IN     | $(master \to slave)$         | SPI chip select                 | Typical: act. low |
| SPI_CLK           | IN     | $(master \to slave)$         | SPI clock                       |                   |
| SPI_DI            | IN     | $(master \to slave)$         | SPI data MOSI                   | act. high         |
| SPI_DO            | OUT    | $(slave \rightarrow master)$ | SPI data MISO                   | act. high         |
| SPI_IRQ           | OUT    | $(slave \rightarrow master)$ | SPI interrupt                   | Typical: act. low |
| EEPROM_LOADE<br>D | OUT    | $(slave \to master)$         | PDI is active, EEPROM is loaded | act. high         |

Table 60: SPI signals

# 6.3.2 Configuration

The SPI slave interface is selected with PDI type 0x05 in the PDI control register 0x0140. It supports different timing modes and configurable signal polarity for SPI\_SEL and SPI\_IRQ. The SPI configuration is located in register 0x0150.

#### 6.3.3 SPI access

Each SPI access is separated into an address phase and a data phase. In the address phase, the SPI master transmits the first address to be accessed and the command. In the data phase, read data is presented by the SPI slave (read command) or write data is transmitted by the master (write command). The address phase consists of 2 or 3 bytes depending on the address mode. The number of data bytes for each access may range from 0 to N bytes. The slave internally increments the address for the following bytes after reading or writing the start address. The bits of both address/command and data are transmitted in byte groups.

The master starts an SPI access by asserting SPI\_SEL and terminates it by taking back SPI\_SEL (polarity determined by configuration). While SPI\_SEL is asserted, the master has to cycle SPI\_CLK eight times for each byte transfer. In each clock cycle, both master and slave transmit one bit to the other side (full duplex). The relevant edges of SPI\_CLK for master and slave can be configured by selecting SPI mode and Data Out sample mode.

The most significant bit of a byte is transmitted first, the least significant bit last, the byte order is low byte first. EtherCAT devices use Little Endian byte ordering.

#### 6.3.4 Commands

The command CMD0 in the second address/command byte may be READ, READ with following Wait State bytes, WRITE, NOP, or Address Extension. The command CMD1 in the third address/command byte may have the same values:

**CMD[2]** CMD[1] CMD[0] Command NOP (no operation) 0 0 0 0 0 reserved 0 0 Read Read with following Wait State bytes 0 Write 0 1 reserved Address Extension (3 address/command bytes) 0 reserved

Table 61: SPI commands CMD0 and CMD1

#### 6.3.5 Address modes

The SPI slave interface supports two address modes, 2 byte addressing and 3 byte addressing. With two byte addressing, the lower 13 address bits A[12:0] are selected by the SPI master, while the upper 3 bits A[15:13] are assumed to be 000b inside the SPI slave, thus only the first 8 Kbyte in the EtherCAT slave address space can be accessed. Three byte addressing is used for accessing the whole 64 Kbyte address space of an EtherCAT slave.

For SPI masters which do only support consecutive transfers of more than one byte, additional Address Extension commands can be inserted.

| Byte  | 2 Byte add          | ress mode                             | 3 Byte address mode               |                                                                             |
|-------|---------------------|---------------------------------------|-----------------------------------|-----------------------------------------------------------------------------|
| 0     | A[12:5]             | address bits [12:5]                   | A[12:5]                           | address bits [12:5]                                                         |
| 1     | A[4:0]<br>CMD0[2:0] | address bits [4:0] read/write command | A[4:0]<br>CMD0[2:0]               | address bits [4:0] 3 byte addressing: 110b                                  |
| 2     | D0[7:0]             | data byte 0                           | A[15:13]<br>CMD1[2:0]<br>res[1:0] | address bits [15:13]<br>read/write command<br>two reserved bits, set to 00b |
| 3     | D1[7:0]             | data byte 1                           | D0[7:0]                           | data byte 0                                                                 |
| 4 ff. | D2[7:0]             | data byte 2                           | D1[7:0]                           | data byte 1                                                                 |

Table 62: Address modes without (Read access without Wait state byte)

**Byte** 2 Byte address mode 3 Byte address mode 0 A[12:5] address bits [12:5] A[12:5] address bits [12:5] A[4:0] address bits [4:0] A[4:0] address bits [4:0] CMD0[2:0] read command: 011b CMD0[2:0] 3 byte addressing: 110b 2 0xFF wait state byte address bits [15:13] A[15:13] CMD1[2:0] read command: 011b two reserved bits, set to 00b res[1:0] 0xFF 3 D0[7:0] data byte 0 wait state byte 4 D1[7:0] data byte 1 D0[7:0] data byte 0 5 ff. D2[7:0] data byte 2 D1[7:0] data byte 1

Table 63: Address modes for Read access with Wait state byte

# 6.3.6 Interrupt request register (AL Event register)

During the address phase, the SPI slave transmits the PDI interrupt request registers 0x0220-0x0221 (2 byte address mode), and additionally register 0x0222 for 3 byte addressing on SPI\_DO (MISO):

|      | 2 Byte address mode |                  |                                   |                       | 3 Byte a         | ddress mode                       |
|------|---------------------|------------------|-----------------------------------|-----------------------|------------------|-----------------------------------|
| Byte | SPI_DI<br>(MOSI)    | SPI_DO<br>(MISO) |                                   | SPI_DI<br>(MOSI)      | SPI_DO<br>(MISO) |                                   |
| 0    | A[12:5]             | 10[7:0]          | interrupt request register 0x0220 | A[12:5]               | 10[7:0]          | interrupt request register 0x0220 |
| 1    | A[4:0]<br>CMD0[2:0] | I1[7:0]          | interrupt request register 0x0221 | A[4:0]<br>CMD0[2:0]   | I1[7:0]          | interrupt request register 0x0221 |
| 2    | (Data phase         | <del>:</del> )   |                                   | A[15:13]<br>CMD1[2:0] | I2[7:0]          | interrupt request register 0x0222 |

Table 64: Interrupt request register transmission

## 6.3.7 Write access

In the data phase of a write access, the SPI master sends the write data bytes to the SPI slave (SPI\_DI/MOSI). The write access is terminated by taking back SPI\_SEL after the last byte. The SPI\_DO signal (MISO) is undetermined during the data phase of write accesses.

#### 6.3.8 Read access

In the data phase of a read access, the SPI slave sends the read data bytes to the SPI master (SPI DO/MISO).

### 6.3.8.1 Read Wait State

Between the last address phase byte and the first data byte of a read access, the SPI master has to wait for the SPI slave to fetch the read data internally. Subsequent read data bytes are prefetched automatically, so no further wait states are necessary.

The SPI master can choose between these possibilities:

- The SPI master may either wait for the specified worst case internal read time t<sub>read</sub> after the last address/command byte and before the first clock cycle of the data phase.
- The SPI master inserts one Wait State byte after the last address/command byte. The Wait State byte must have a value of 0xFF transferred on SPI\_DI.

#### 6.3.8.2 Read Termination

The SPI\_DI signal (MOSI) is used for termination of the read access by the SPI master. For the last data byte, the SPI master has to set SPI\_DI to high (Read Termination byte = 0xFF), so the slave will

not prefetch the next read data internally. If SPI\_DI is low during a data byte transfer, at least one more byte will be read by the master afterwards.

#### 6.3.9 SPI access errors and SPI status flag

The following reasons for SPI access errors are detected by the SPI slave:

- The number of clock cycles recognized while SPI\_SEL is asserted is not a multiple of 8 (incomplete bytes were transferred).
- For a read access, a clock cycle occurred while the slave was busy fetching the first data byte.
- For a read access, the data phase was not terminated by setting SPI\_DI to high for the last byte.
- For a read access, additional bytes were read after termination of the access.

A wrong SPI access will have these consequences:

- Registers will not accept write data (nevertheless, RAM will be written).
- Special functions are not executed (e.g., SyncManager buffer switching).
- The PDI error counter 0x030D will be incremented.
- A status flag will indicate the error until the next access (not for SPI mode 0/2 with normal data out sample)

A status flag, which indicates if the last access had an error, is available in any mode except for SPI mode 0/2 with normal data out sample. The status flag is presented on SPI\_DO (MISO) after the slave is selected (SPI\_SEL) and until the first clock cycle occurs. So the status can be read either between two accesses by assertion of SPI\_SEL without clocking, or at the beginning of an access just before the first clock cycle. The status flag will be high for a good access, and low for a wrong access.

## 6.3.10 EEPROM\_LOADED

The EEPROM\_LOADED signal indicates that the SPI Interface is operational. Attach a pull-down resistor for proper function, since the PDI pin will not be driven until the EEPROM is loaded.

# 6.3.11 2 Byte and 4 Byte SPI Masters

Some SPI masters do not allow an arbitrary number of bytes per access, the number of bytes per access must be a multiple of 2 or 4 (maybe even more). The SPI slave interface supports such masters. The length of the data phase is in control of the master and can be set to the appropriate length, the length of the address phase has to be extended. The address phase of a read access can be set to a multiple of 2/4 by using the 3 byte address mode and a wait state byte. The address phase of a write access can be enhanced to 4 bytes using 3 byte address mode and an additional address extension byte (byte 2) according to Table 65.

| Byte | 2 Byte SPI          | master                                    | 4 Byte SPI                        | master                                                                       |
|------|---------------------|-------------------------------------------|-----------------------------------|------------------------------------------------------------------------------|
| 0    | A[12:5]             | address bits [12:5]                       | A[12:5]                           | address bits [12:5]                                                          |
| 1    | A[4:0]<br>CMD0[2:0] | address bits [4:0]<br>write command: 100b | A[4:0]<br>CMD0[2:0]               | address bits [4:0] 3 byte addressing: 110b                                   |
| 2    | D0[7:0]             | data byte 0                               | A[15:13]<br>CMD1[2:0]<br>res[1:0] | address bits [15:13] 3 byte addressing: 110b two reserved bits, set to 00b   |
| 3    | D1[7:0]             | data byte 1                               | A[15:13]<br>CMD2[2:0]<br>res[1:0] | address bits [15:13]<br>write command: 100b<br>two reserved bits, set to 00b |
| 4    | D2[7:0]             | data byte 2                               | D0[7:0]                           | data byte 0                                                                  |
| 5    | D3[7:0]             | data byte 3                               | D1[7:0]                           | data byte 1                                                                  |
| 6    | D4[7:0]             | data byte 4                               | D2[7:0]                           | data byte 2                                                                  |
| 7    | D5[7:0]             | data byte 5                               | D3[7:0]                           | data byte 3                                                                  |

Table 65: Write access for 2 and 4 Byte SPI Masters

NOTE: The address phase of a write access can be further extended by an arbitrary number of address extension bytes containing 110b as the command. The address phase of a read access can also be enhanced with additional address extension bytes (the read wait state has to be maintained anyway). The address portion of the last address extension byte is used for the access.

# 6.3.12 Timing specifications

Table 66: SPI timing characteristics ET1100

| Parameter              | Min                                    | Max   | Comment                                                                                                                                                         |
|------------------------|----------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tclk                   | 50 ns                                  |       | SPI_CLK frequency (fclk ≤ 20 MHz)                                                                                                                               |
| tsel_to_CLK            | 6 ns                                   |       | First SPI_CLK cycle after SPI_SEL asserted                                                                                                                      |
| tclk_to_sel            | a) 5 ns<br>b) t <sub>CLK</sub> /2+5 ns |       | Deassertion of SPI_SEL after last<br>SPI_CLK cycle<br>a) SPI mode 0/2, SPI mode 1/3 with<br>normal data out sample<br>b) SPI mode 1/3 with late data out sample |
| tread                  | 240 ns                                 |       | Only for read access between address/command and first data byte. Can be ignored if Wait State Bytes are used.                                                  |
| tSEL_to_DO_valid       |                                        | 15 ns | Status/Interrupt Byte 0 bit 7 valid after SPI_SEL asserted                                                                                                      |
| tsel_to_DO_invalid     | 0 ns                                   |       | Status/Interrupt Byte 0 bit 7 invalid after SPI_SEL de-asserted                                                                                                 |
| tstatus_valid          | 12 ns                                  |       | Time until status of last access is valid.<br>Can be ignored if status is not used.                                                                             |
| taccess_delay          | a) 15 ns<br>b) 240 ns                  |       | Delay between SPI accesses a) typical b) If last access was shorter than 2 bytes, otherwise Interrupt Request Register value I0_[7:0] will not be valid.        |
| t <sub>DI_setup</sub>  | 9 ns                                   |       | SPI_DI valid before SPI_CLK edge                                                                                                                                |
| t <sub>DI_hold</sub>   | 3 ns                                   |       | SPI_DI valid after SPI_CLK edge                                                                                                                                 |
| tCLK_to_DO_valid       |                                        | 15 ns | SPI_DO valid after SPI_CLK edge                                                                                                                                 |
| tCLK_to_DO_invalid     | 0 ns                                   |       | SPI_DO invalid after SPI_CLK edge                                                                                                                               |
| teeprom_loaded_to_acce | 0 ns                                   |       | Time between EEPROM_LOADED and first access                                                                                                                     |
| tirQ_delay             | 160 ns                                 | 3     | Internal delay between AL event and SPI_IRQ output to enable correct reading of the interrupt registers.                                                        |

**Symbol** Comment A15..A0 Address bits [15:0] D0\_7..D0\_0 Data bits byte 0 [7:0] Data bits byte 1 [7:0] D1\_7..D1\_0 10\_7..10\_0 Interrupt request register 0x0220 [7:0] I1\_7..I1\_0 Interrupt request register 0x0221 [7:0] 12\_7..12\_0 Interrupt request register 0x0222 [7:0] C0 2..C0 0 Command 0 [2:0] C1\_2..C1\_0 Command 1 [2:0] (3 byte addressing) Status 0: last SPI access had errors 1: last SPI access was correct **BUSY OUT** 0: No Busy output, tread is relevant Enable 1: Busy output on SPI\_DO (edge sensitive) **BUSY** 0: SPI slave has finished reading first byte

Table 67: Read/Write timing diagram symbols



1: SPI slave is busy reading first byte

Figure 27: Basic SPI\_DI/SPI\_DO timing (\*refer to timing diagram for relevant edges of SPI\_CLK)



EtherCAT.→ Slave Controller – ET1100 Hardware Description



Figure 29: SPI read access (2 byte addressing, 2 byte read data) with Wait State byte



Figure 30: SPI write access (2 byte addressing, 1 byte write data)



Figure 31: SPI write access (3 byte addressing, 1 byte write data)

# 6.4 Asynchronous 8/16 bit µController Interface

#### 6.4.1 Interface

The asynchronous  $\mu$ Controller interface uses demultiplexed address and data busses. The bidirectional data bus can be either 8 bit or 16 bit wide. The signals of the asynchronous  $\mu$ Controller interface of EtherCAT devices are:



Figure 32: µController interconnection<sup>3</sup>

| Table 68: p | µControlle: | signals: |
|-------------|-------------|----------|
|-------------|-------------|----------|

| Signal async      | Direction |                               | Description                                          | Signal polarity    |
|-------------------|-----------|-------------------------------|------------------------------------------------------|--------------------|
| CS                | IN        | $(\mu C \to ESC)$             | Chip select                                          | Typical: act. low  |
| ADR[15:0]         | IN        | $(\mu C \to ESC)$             | Address bus                                          | Typical: act. high |
| BHE               | IN        | $(\mu C \to ESC)$             | Byte High Enable (16 bit µController interface only) | Typical: act. low  |
| RD                | IN        | $(\mu C \to ESC)$             | Read command                                         | Typical: act. low  |
| WR                | IN        | $(\mu C \to ESC)$             | Write command                                        | Typical: act. low  |
| DATA[15:0]        | BD        | $(\mu C \leftrightarrow ESC)$ | Data bus for 16 bit µController interface            | act. high          |
| DATA[7:0]         | BD        | $(\mu C \leftrightarrow ESC)$ | Data bus for 8 bit µController interface             | act. high          |
| BUSY              | OUT       | $(ESC \to \mu C)$             | EtherCAT device is busy                              | Typical: act. low  |
| IRQ               | OUT       | $(ESC \to \mu C)$             | Interrupt                                            | Typical: act. low  |
| EEPROM_<br>LOADED | OUT       | $(ESC \to \mu C)$             | PDI is active, EEPROM is loaded                      | act. high          |

Some  $\mu$ Controllers have a READY signal, this is the same as the BUSY signal, just with inverted polarity.

# 6.4.2 Configuration

The 16 bit asynchronous  $\mu$ Controller interface is selected with PDI type 0x08 in the PDI control register 0x0140, the 8 bit asynchronous  $\mu$ Controller interface has PDI type 0x09. It supports different configurations, which are located in registers 0x0150 – 0x0153.

\_

<sup>&</sup>lt;sup>3</sup> All signals are denoted with typical polarity configuration.

#### 6.4.3 µController access

The 8 bit  $\mu$ Controller interface reads or writes 8 bit per access, the 16 bit  $\mu$ Controller interface supports both 8 bit and 16 bit read/write accesses. For the 16 bit  $\mu$ Controller interface, the least significant address bit together with Byte High Enable (BHE) are used to distinguish between 8 bit low byte access, 8 bit high byte access and 16 bit access.

EtherCAT devices use Little Endian byte ordering.

Table 69: 8 bit µController interface access types

| ADR[0] | Access                                             | DATA[7:0] |
|--------|----------------------------------------------------|-----------|
| 0      | 8 bit access to ADR[15:0] (low byte, even address) | low byte  |
| 1      | 8 bit access to ADR[15:0] (high byte, odd address) | high byte |

Table 70: 16 bit µController interface access types

| ADR[0] | BHE (act. low) | Access                                                         | DATA[15:8]                  | DATA[7:0]                    |
|--------|----------------|----------------------------------------------------------------|-----------------------------|------------------------------|
| 0      | 0              | 16 bit access to ADR[15:0] and ADR[15:0]+1 (low and high byte) | high byte                   | low byte                     |
| 0      | 1              | 8 bit access to ADR[15:0] (low byte, even address)             | (RD only: copy of low byte) | low byte                     |
| 1      | 0              | 8 bit access to ADR[15:0] (high byte, odd address)             | high byte                   | (RD only: copy of high byte) |
| 1      | 1              | invalid access                                                 | -                           | -                            |

## 6.4.4 Write access

A write access starts with assertion of Chip Select (CS), if it is not permanently asserted. Address, Byte High Enable and Write Data are asserted with the falling edge of WR (active low). Once the  $\mu$ Controller interface is not BUSY, a rising edge on WR completes the  $\mu$ Controller access. A write access can be terminated either by deassertion of WR (while CS remains asserted), or by deassertion or CS (while WR remains asserted), or even by deassertion of WR and CS simultaneously. Shortly after the rising edge of WR, the access can be finished by de-asserting ADR, BHE and DATA. The  $\mu$ Controller interface indicates its internal operation with the BUSY signal. Since the BUSY signal is only driven while CS is asserted, the BUSY driver will be released after CS deassertion.

Internally, the write access is performed after the rising edge of WR, this allows for fast write accesses. Nevertheless, an access following immediately will be delayed by the preceding write access (BUSY is active for a longer time).

## 6.4.5 Read access

A read access starts with assertion of Chip Select (CS), if it is not permanently asserted. Address and BHE have to be valid before the falling edge of RD, which signals the start of the access. The  $\mu$ Controller interface will show its BUSY state afterwards – if it is not already busy executing a preceding write access – and release BUSY when the read data are valid. The read data will remain valid until either ADR, BHE, RD or CS change. The data bus will be driven while CS and RD are asserted. BUSY will be driven while CS is asserted.

With read busy delay configuration, BUSY deassertion for read accesses can be additionally delayed for 20 ns, so external DATA setup requirements in respect to BUSY can be met.

#### 6.4.6 µController access errors

These reasons for µController access errors are detected by the µController interface:

- Read or Write access to the 16 bit interface with A[0]=1 and BHE(act. low)=1, i.e. an access to an odd address without Byte High Enable.
- Deassertion of WR (or deassertion of CS while WR remains asserted) while the μController interface is BUSY.
- Deassertion of RD (or deassertion of CS while RD remains asserted) while the μController interface is BUSY (read has not finished).

A wrong µController access will have these consequences:

- The PDI error counter 0x030D will be incremented.
- For A[0]=1 and BHE(act. low)=1 accesses, no access will be performed internally.
- Deassertion of WR (or CS) while the μController interface is BUSY might corrupt the current and the preceding transfer (if it is not completed internally). Registers might accept write data and special functions (e.g., SyncManager buffer switching) might be performed.
- If RD (or CS) is de-asserted while the μController interface is BUSY (read has not finished), the access will be terminated internally. Although, internal byte transfers might be completed, so special functions (e.g., SyncManager buffer switching) might be performed.

## 6.4.7 EEPROM\_LOADED

The EEPROM\_LOADED signal indicates that the  $\mu$ Controller Interface is operational. Attach a pull-down resistor for proper function, since the PDI pin will not be driven until the EEPROM is loaded.

# 6.4.8 Connection with 16 bit µControllers without byte addressing

If the ESC is connected to 16 bit  $\mu$ Controllers/DSPs which only support 16 bit (word) addressing, ADR[0] and BHE of the EtherCAT device have to be tied to GND, so the ESC will always perform 16 bit accesses. All other signals are connected as usual. Please note that ESC addresses have to be divided by 2 in this case.



Figure 33: Connection with 16 bit µControllers without byte addressing

# 6.4.9 Connection with 8 bit µControllers

If the ESC is connected to 8 bit  $\mu$ Controllers, the BHE signal as well as the DATA[15:8] signals are not used.



Figure 34: Connection with 8 bit µControllers (BHE and DATA[15:8] should not be left open)

# 6.4.10 Timing Specification

Table 71: µController timing characteristics ET1100

| Parameter                | Min   | Max                                          | Comment                                                                                                                                         |
|--------------------------|-------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| tcs_to_BUSY              |       | 15 ns                                        | BUSY driven and valid after CS assertion                                                                                                        |
| tADR_BHE_setup           | -2 ns |                                              | ADR and BHE valid before RD assertion                                                                                                           |
| tRD_to_DATA_driven       | 0 ns  |                                              | DATA bus driven after RD assertion                                                                                                              |
| t <sub>RD_to_BUSY</sub>  | 0 ns  | 15 ns                                        | BUSY asserted after RD assertion                                                                                                                |
| tread                    |       |                                              | External read time (RD assertion to BUSY deassertion) with normal read busy output (0x0152[0]). Additional 20 ns with delayed read busy output. |
|                          |       | a) tread_int + tprec_write +tColl -tWR_to_RD | a) with preceding write access and twr_to_rd < tprec_write + tcoll                                                                              |
|                          |       | b) tread_int                                 | b) without preceding write access or<br>twR_to_RD ≥ tprec_write + tCoII                                                                         |
|                          |       | c) 435 ns                                    | c) 8 bit access, absolute worst case with preceding 8 bit write access ( $t_{WR\_to\_RD}$ =min, $t_{prec\_write}$ =max, $t_{Coll}$ =max)        |
|                          |       | d) 575 ns                                    | d) 16 bit access, absolute worst case with preceding 16 bit write access (twR_to_RD=min, tprec_write =max, tcoll=0)                             |
| tread_int                |       | a) 235 ns<br>b) 315 ns                       | Internal read time a) 8 bit access b) 16 bit access                                                                                             |
| tprec_write              |       | a) 180 ns<br>b) 260 ns                       | Time for preceding write access a) 8 bit access b) 16 bit access                                                                                |
| tBUSY_to_DATA_valid      |       | a) 5 ns<br>b) -15 ns                         | DATA bus valid after device BUSY is de-<br>asserted a) normal read busy output b) delayed read busy output                                      |
| tADR_BHE_to_DATA_invalid | 0 ns  |                                              | DATA invalid after ADR or BHE change                                                                                                            |
| tcs_rd_to_data_release   | 0 ns  |                                              | DATA bus released after CS deassertion or RD deassertion                                                                                        |
| tcs_to_BUSY_release      | 0 ns  | 15 ns                                        | BUSY released after CS deassertion                                                                                                              |
| tcs_delay                | 0 ns  |                                              | Delay between CS deassertion an assertion                                                                                                       |
| t <sub>RD_delay</sub>    | 10 ns |                                              | Delay between RD deassertion and assertion                                                                                                      |
| tADR_BHE_DATA_setup      | 10 ns |                                              | ADR, BHE and Write DATA valid before WR deassertion                                                                                             |
| tadr_bhe_data_hold       | 3 ns  |                                              | ADR, BHE and Write DATA valid after WR deassertion                                                                                              |
| twR_active               | 10 ns |                                              | WR assertion time                                                                                                                               |
| tbusy_to_wr_cs           | 0 ns  |                                              | WR or CS deassertion after BUSY deassertion                                                                                                     |
| twr_to_busy              |       | 15 ns                                        | BUSY assertion after WR deassertion                                                                                                             |
| twrite                   | 0 ns  |                                              | External write time (WR assertion to BUSY deassertion)                                                                                          |

| Parameter                  | Min   | Max                      | Comment                                                                                                                                                             |
|----------------------------|-------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                            |       | a) twrite_int -twR_delay | a) with preceding write access and twR_delay < twrite_int                                                                                                           |
|                            |       | b) 0 ns                  | b) without preceding write access or twR_delay ≥ twrite_int                                                                                                         |
|                            |       | c) 200 ns                | c) 8 bit access, absolute worst case with preceding 8 bit write access (twR_delay= min, twR_int=max)                                                                |
|                            |       | d) 280 ns                | d) 16 bit access, absolute worst case with preceding 16 bit write access (twR_delay=min, twR_int=max)                                                               |
| twrite_int                 |       | a) 200 ns<br>b) 280 ns   | Internal write time a) 8 bit access b) 16 bit access                                                                                                                |
| t <sub>WR_delay</sub>      | 10 ns |                          | Delay between WR deassertion and assertion                                                                                                                          |
| t <sub>Coll</sub>          |       | a) 20 ns<br>b) 0 ns      | Extra read delay a) RD access directly follows WR access with the same address (8 bit accesses or 8 bit WR and 16 bit RD) b) different addresses or 16 bit accesses |
| twr_to_rd                  | 0 ns  |                          | Delay between WR deassertion and RD assertion                                                                                                                       |
| tcs_wr_overlap             | 5 ns  |                          | Time both CS and WR have to be de-<br>asserted simultaneously (only if CS is de-<br>asserted at all)                                                                |
| t <sub>CS_RD_overlap</sub> | 5 ns  |                          | Time both CS and RD have to be de-<br>asserted simultaneously (only if CS is de-<br>asserted at all)                                                                |
| teeprom_loaded_to_access   | 0 ns  |                          | Time between EEPROM_LOADED and first access                                                                                                                         |
| teeprom_loaded_to_irQ      |       | 0 ns                     | IRQ valid after EEPROM_LOADED                                                                                                                                       |



Figure 35: Read access (without preceding write access)



Figure 36: Write access (write after rising edge nWR, without preceding write access)



Figure 37: Sequence of two write accesses and a read access

Note: The first write access to ADR1 is performed after the first rising edge of WR. After that, the ESC is internally busy writing to ADR1. After CS is de-asserted, BUSY is not driven any more, nevertheless, the ESC is still writing to ADR1.

Hence, the second write access to ADR2 is delayed because the write access to ADR1 has to be completed first. So, the second rising edge of WR must not occur before BUSY is gone. After the second rising edge of WR, the ESC is busy writing to ADR2. This is reflected with the BUSY signal as long as CS is asserted.

The third access in this example is a read access. The ESC is still busy writing to ADR2 while the falling edge of RD occurs. In this case, the write access to ADR2 is finished first, and afterwards, the read access to ADR3 is performed. The ESC signals BUSY during both write and read access.

# 6.5 Synchronous 8/16 bit µController Interface

# 6.5.1 Interface

The synchronous  $\mu$ Controller interface uses demultiplexed address and data busses. The bidirectional data bus can be either 8 bit or 16 bit wide. The signals of the synchronous  $\mu$ Controller interface of EtherCAT devices are:



Figure 38: µController interconnection4

Table 72: µController signals

| Signal sync I/F   | Signal async I/F  | Direction |                               | Description                                  | Signal polarity   |
|-------------------|-------------------|-----------|-------------------------------|----------------------------------------------|-------------------|
| CPU_CLK_IN        | N/A               | IN        | $(\mu C \to ESC)$             | μController interface clock                  |                   |
| CS                | CS                | IN        | $(\mu C \to ESC)$             | Chip select                                  | Typical: act. low |
| ADR[15:0]         | ADR[15:0]         | IN        | $(\mu C \to ESC)$             | Address bus                                  | act. high         |
| BHE               | BHE               | IN        | $(\mu C \to ESC)$             | Byte High Enable                             | Typical: act. low |
| TS                | RD                | IN        | $(\mu C \to ESC)$             | Transfer Start                               | Typical: act. low |
| RD/nWR            | WR                | IN        | $(\mu C \to ESC)$             | Read/Write access                            |                   |
| DATA[15:0]        | DATA[15:0]        | BD        | $(\mu C \leftrightarrow ESC)$ | Data bus for 16 Bit<br>µController interface | act. high         |
| DATA[7:0]         | DATA[7:0]         | BD        | $(\mu C \leftrightarrow ESC)$ | Data bus for 8 Bit<br>µController interface  | act. high         |
| TA                | BUSY              | OUT       | $(ESC \to \mu C)$             | Transfer Acknowledge                         | Typical: act. low |
| IRQ               | IRQ               | OUT       | $(ESC \to \mu C)$             | Interrupt                                    | Typical: act. low |
| EEPROM_<br>LOADED | EEPROM_<br>LOADED | OUT       | $(ESC \to \mu C)$             | PDI is active,<br>EEPROM is loaded           | act. high         |

# 6.5.2 Configuration

The 16 bit synchronous  $\mu$ Controller interface is selected with PDI type 0x0A in the PDI control register 0x0140, the 8 bit synchronous  $\mu$ Controller interface has PDI type 0x0B. It supports different configurations, which are located registers 0x0150 – 0x0153.

\_

<sup>&</sup>lt;sup>4</sup> All signals are denoted with typical polarity configuration.

#### 6.5.3 µController access

The 8 bit  $\mu$ Controller interface reads or writes 8 bit per access, the 16 bit  $\mu$ Controller interface supports both 8 bit and 16 bit read/write accesses. The least significant address bit A[0] together with Byte High Enable (BHE) are used to distinguish between 8 bit low byte access, 8 bit high byte access and 16 bit access.

| ADR[0] | BHE (act. low) | Access                                                         |
|--------|----------------|----------------------------------------------------------------|
| 0      | 0              | 16 bit access to ADR[15:0] and ADR[15:0]+1 (low and high byte) |
| 0      | 1              | 8 bit access to ADR[15:0] (low byte, even address)             |
| 1      | 0              | 8 bit access to ADR[15:0] (high byte, odd address)             |
| 1      | 1              | invalid access                                                 |

Table 73: 8 bit high/low byte and 16 bit access distinction

If Byte High Enable (BHE) is used, the Byte access mode configuration bit has to be set to zero (BHE or Byte Select mode).

EtherCAT devices use Little Endian byte ordering, even with the synchronous  $\mu$ Controller interface. The conversion between Little Endian and Big Endian, depending on the register size of 8, 16, 32, or 64 bit, has to be done in software.

NOTE: A  $\mu$ Controller with 32 Bit interface is used as an example connected to the synchronous  $\mu$ Controller interface. It is also possible to use 8 or 16 Bit  $\mu$ Controllers.

NOTE: Please compare the bit ordering ([0:31] instead of [31:0]) of your µController with that used in this document, because it might be different. The MSB/LSB notation used below will help you.

| Address     | 0             | 1             | 2             | 3             |
|-------------|---------------|---------------|---------------|---------------|
| μController | [31:24]       | [23:16]       | [15:8]        | [7:0]         |
|             | [MSBit:LSBit] | [MSBit:LSBit] | [MSBit:LSBit] | [MSBit:LSBit] |
|             | MSByte        |               | :             | LSByte        |
| ESC 8 Bit   | [7:0]         |               |               |               |
| access      | [MSBit:LSBit] |               |               |               |
| ESC 16 Bit  | [7:0]         | [15:8]        |               |               |
| access      | [MSBit:LSBit] | [MSBit:LSBit] |               |               |
|             | LSByte :      | MSByte        |               |               |

Table 74: Corresponding Bytes and Bits

Table 75: Byte ordering

|       | ESC (Little Endian) |                |             |                | sync. μController (Big Endian) |                |             |             |
|-------|---------------------|----------------|-------------|----------------|--------------------------------|----------------|-------------|-------------|
| Addr. | 8 bit<br>reg.       | 16 bit<br>reg. | 32 bit reg. | 64 bit<br>reg. | 8 bit<br>reg.                  | 16 bit<br>reg. | 32 bit reg. | 64 bit reg. |
| 0     | Byte 0              | LSB            | LSB         | LSB            | Byte 0                         | MSB            | MSB         | MSB         |
| 1     | Byte 1              | MSB            |             |                | Byte 1                         | LSB            |             |             |
| 2     | Byte 2              | LSB            |             |                | Byte 2                         | MSB            |             |             |
| 3     | Byte 3              | MSB            | MSB         |                | Byte 3                         | LSB            | LSB         |             |
| 4     | Byte 4              | LSB            | LSB         |                | Byte 4                         | MSB            | MSB         |             |
| 5     | Byte 5              | MSB            |             |                | Byte 5                         | LSB            |             |             |
| 6     | Byte 6              | LSB            |             |                | Byte 6                         | MSB            |             |             |
| 7     | Byte 7              | MSB            | MSB         | MSB            | Byte 7                         | LSB            | LSB         | LSB         |

# 6.5.4 µController connection using Byte Select signals (BSn)

In case the  $\mu$ Controller does not provide Byte High Enable, and Byte Select signals (BS2, and BS3 for 32 bit  $\mu$ Controller) are available, they can be used to distinguish between 8 and 16 bit accesses. The signal BS3 (active low) is equivalent to ADR[0], and BS2 (active low) is equivalent to BHE (active low).

For Byte Select mode the Byte access mode configuration bit has to be set to zero (BHE or Byte Select mode).

Table 76: Byte Select vs. A[0] and BHE

| μ      | μController |      | EtherCAT device |                   | Access                                |
|--------|-------------|------|-----------------|-------------------|---------------------------------------|
| ADR[0] | nBS3        | nBS2 | ADR[0]          | BHE<br>(act. low) |                                       |
| 0      | 0           | 0    | 0               | 0                 | 16 bit access (low and high byte)     |
| 0      | 0           | 1    | 0               | 1                 | 8 bit access (low byte, even address) |
| 1      | 1           | 0    | 1               | 0                 | 8 bit access (high byte, odd address) |
| 1      | 1           | 1    | 1               | 1                 | invalid access                        |

The following figure shows how a 32 bit  $\mu$ Controller can be connected with the EtherCAT synchronous 16 bit  $\mu$ Controller interface using Byte Select signals:



Figure 39: Synchronous 32 bit µController connection using Byte Select



Figure 40: Synchronous 16 bit µController connection using Byte Select

# 6.5.5 µController connection using Transfer Size signals (SIZ)

In case the  $\mu$ Controller does not provide Byte High Enable, and Transfer Size signals (SIZ or TSIZ) are available, they can be used to distinguish between 8 and 16 bit accesses together with ADR[0]. An exclusive-or combination of ADR[0] and SIZ[0] is equivalent to BHE. This combination can be configured with Byte access mode set to one (Transfer Size mode).

Table 77: Byte Select vs. ADR[0] and BHE

| μController |          |                      | EtherCAT device |                | Access                                          |
|-------------|----------|----------------------|-----------------|----------------|-------------------------------------------------|
| ADR[0]      | SIZ[1:0] | ADR[0] xor<br>SIZ[0] | ADR[0]          | BHE (act. low) |                                                 |
| 0           | 10       | 0                    | 0               | 0              | 16 bit access (low and high byte)               |
| 0           | 01       | 1                    | 0               | 1              | 8 bit access (low byte, even address)           |
| 1           | 01       | 0                    | 1               | 0              | 8 bit access (high byte, odd address)           |
| 0           | 00       | 0                    | 0               | 0              | 32 bit access (splitted in two 16 bit accesses) |

The following figure shows how a 32 bit  $\mu$ Controller can be connected with the EtherCAT synchronous 16 bit  $\mu$ Controller interface using SIZ signals:



Figure 41: Synchronous 32 bit µController connection using Transfer Size

#### 6.5.6 Write access

A write access starts with a Transfer Start (TS). Chip Select can be either together with TS or one clock cycle later (does not need to be configured). The CPU\_CLK\_IN edge at which CS is sampled can be configured. ADR, BHE and R/nW are valid together with TS. It is configurable if write DATA is also valid with CS or one cycle later. Once the EtherCAT device has finished the access, Transfer Acknowledge is asserted for one clock cycle. It may either be generated with the rising or falling edge of CPU\_CLK\_IN.

#### 6.5.7 Read access

A read access starts with a Transfer Start (TS). Chip Select can be either together with TS or one clock cycle later (does not need to be configured). The CPU\_CLK\_IN edge at which CS is sampled can be configured. ADR, BHE and R/nW are valid together with TS. Once the EtherCAT device has finished the access, Transfer Acknowledge is asserted for one clock cycle together with the read DATA. TA may either be generated with the rising or falling edge of CPU\_CLK\_IN.

Some  $\mu$ Controllers expect a read access always to be a 16 bit read access, regardless of the Byte Select signals. For this reason, it is configurable that the Byte Select signals are ignored and a read access is always a 16 bit access.

## 6.5.8 µController access errors

One reason for µController access errors is detected by the synchronous µController interface:

• Read or Write access to the 16 bit interface with A[0]=1 and BHE(act. low)=1, i.e. an access to an odd address without Byte High Enable.

Such a wrong µController access will have these consequences:

- The PDI error counter 0x030D will be incremented.
- No access will be performed internally.

# 6.5.9 EEPROM\_LOADED

The EEPROM\_LOADED signal indicates that the  $\mu$ Controller Interface is operational. Attach a pull-down resistor for proper function, since the PDI pin will not be driven until the EEPROM is loaded. EEPROM\_LOADED is synchronous to CPU\_CLK\_IN, it will not go high if CPU\_CLK\_IN is not toggling.

# 6.5.10 Timing Specification

Table 78: µController timing characteristics ET1100

| Parameter                     | Min   | Max                                                                                         | Comment                                                                                                                                                                                             |
|-------------------------------|-------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tclk                          | 25 ns |                                                                                             | CPU_CLK_IN period (f <sub>CLK</sub> ≤ 40 MHz)                                                                                                                                                       |
| t <sub>IN_setup</sub>         | 10 ns |                                                                                             | Input signals valid before CPU_CLK_IN edge (TS, CS, ADR, BHE, R/nW, DATA)                                                                                                                           |
| t <sub>IN_hold</sub>          | 3 ns  |                                                                                             | Input signals valid after CPU_CLK_IN edge (TS, CS, ADR, BHE, R/nW, DATA)                                                                                                                            |
| t <sub>CLK_to_OUT_valid</sub> |       | 15 ns                                                                                       | Output signals valid after CPU_CLK_IN edge (TA, IRQ, DATA)                                                                                                                                          |
| tclk_to_OUT_invald            | 0 ns  |                                                                                             | Output signals invalid after CPU_CLK_IN edge (TA, IRQ, DATA)                                                                                                                                        |
| tread                         |       | a) tread_int + tprec_write +tColl b) tread_int +tread_sync                                  | External read time (TS to TA)  a) with preceeding write access and twR_to_RD + tread_sync < tprec_write + tColl  b) without preceeding write access or twR_to_RD + tread_sync > tprec_write + tColl |
| tread_sync                    |       | 2.5*t <sub>CLK</sub> a) +0.5*t <sub>CLK</sub> b) +0.5*t <sub>CLK</sub> c) +t <sub>CLK</sub> | Extra read synchronization delay a) extra delay if 0x0152.11=1 b) extra delay if 0x0152.10=1 b) extra delay if CS asserted one CPU_CLK_IN cycle after TS                                            |
| tread_int                     |       | a) 235 ns<br>b) 315 ns                                                                      | Internal read time a) 8 bit access b) 16 bit access                                                                                                                                                 |
| tprec_write                   |       | a) 180 ns<br>b) 260 ns                                                                      | Time for preceding write access a) 8 bit access b) 16 bit access                                                                                                                                    |
| tcoll                         |       | a) 20 ns<br>b) 0 ns                                                                         | Extra read delay a) RD access directly follows WR access with the same address (8 bit accesses or 8 bit WR and 16 bit RD) b) different addresses or 16 bit accesses                                 |
| twrite                        |       | a) twrite_int b) twrite_sync                                                                | External write time (TS to TA) a) with preceeding write access and twR_delay+twrite_sync < twrite_int b) without preceeding write access or twR_delay+twrite_sync ≥ twrite_int                      |
| twrite_sync                   |       | 2.5*tclk a) +tclk b) +0.5*tclk c) +0.5*tclk d) +tclk                                        | Extra write synchronization delay a) extra delay if 0x0152.8=0 b) extra delay if 0x0152.10=1 c) extra delay if 0x0152.11=1 d) extra delay if CS asserted one CPU_CLK_IN cycle after TS              |
| twrite_int                    |       | a) 200 ns<br>b) 280 ns                                                                      | Internal write time a) 8 bit access b) 16 bit access                                                                                                                                                |
| twrite+read                   |       | twrite+tread                                                                                | Internal write/read time for a read access following a write access                                                                                                                                 |
| teeprom_loaded_to_access      | 0 ns  |                                                                                             | Time between EEPROM_LOADED and first access                                                                                                                                                         |

| Parameter             | Min | Max  | Comment                       |
|-----------------------|-----|------|-------------------------------|
| teeprom_loaded_to_irq |     | 0 ns | IRQ valid after EEPROM_LOADED |



Figure 42: Basic synchronous µController interface timing (\*refer to timing diagram for relevant CPU\_CLK\_IN edges)



Figure 43: Write access (CS together with TS, Write DATA together with CS, CS and TA on rising edge)



Figure 44: Write access (CS together with TS, Write DATA after CS, CS and TA on rising edge)



Figure 45: Write access (CS after TS, Write DATA after CS, CS and TA on rising edge)



Figure 46: Read access (CS together with TS, CS and TA on rising edge)



Figure 47: Read access (CS half a clock period after TS, CS and TA on falling edge)



Figure 48: Sequence of two write accesses and a read access

Note: The first write access to ADR1 is performed after the first TA. After that, the ESC is internally busy writing to ADR1. After CS is de-asserted, TA is not driven any more, nevertheless, the ESC is still writing to ADR1.

Hence, the second write access to ADR2 is delayed because the write access to ADR1 has to be completed first. After the second TA, the ESC is busy writing to ADR2.

The third access in this example is a read access. The ESC is still busy writing to ADR2 while the read access begins. In this case, the write access to ADR2 is finished first, and afterwards, the read access to ADR3 is performed. The ESC signals TA after both write and read access have finished.

## 7 Distributed Clocks SYNC/LATCH Signals

For details about the Distributed Clocks refer to Section I.

#### 7.1 Signals

The Distributed Clocks unit of the ET1100 has the following external signals:



Figure 49: Distributed Clocks signals

**Table 79: Distributed Clocks signals** 

| Signal          | Direction | Description                                                                                        |
|-----------------|-----------|----------------------------------------------------------------------------------------------------|
| SYNC/LATCH[1:0] | OUT/IN    | SyncSignal (OUT) or LatchSignal (IN), direction bitwise configurable via register 0x0151 / EEPROM. |

NOTE: SYNC/LATCH signals are not driven (high impedance) until the SII EEPROM is loaded.

## 7.2 Timing specifications

Table 80: DC SYNC/LATCH timing characteristics ET1100

| Parameter                      | Min   | Max   | Comment                                                              |
|--------------------------------|-------|-------|----------------------------------------------------------------------|
| t <sub>DC_LATCH</sub>          | 15 ns |       | Time between Latch0/1 events                                         |
| t <sub>DC_SYNC_Jitter</sub>    |       | 15 ns | SYNC0/1 output jitter                                                |
| t <sub>DC_SYNC_Pulse_IRQ</sub> | 40 ns |       | Pulse length for SYNC0/1 if used as PDI interrupt in continuous mode |



Figure 50: LatchSignal timing



Figure 51: SyncSignal timing

## 8 SII EEPROM Interface (I<sup>2</sup>C)

For details about the ESC SII EEPROM Interface refer to Section I. The SII EEPROM Interface is intended to be a point-to-point interface between ET1100 and I<sup>2</sup>C EEPROM. If other I<sup>2</sup>C masters are required to access the I<sup>2</sup>C bus, the ET1100 must be held in reset state (e.g. for in-circuit-programming of the EEPROM), otherwise access collisions will be detected by the ET1100.

#### 8.1 Signals

The EEPROM interface of the ET1100 has the following signals:



Figure 52: I2C EEPROM signals

Table 81: I<sup>2</sup>C EEPROM signals

| Signal      | Direction | Description               |
|-------------|-----------|---------------------------|
| EEPROM_CLK  | OUT       | I <sup>2</sup> C clock    |
| EEPROM_DATA | BIDIR     | I <sup>2</sup> C data     |
| EEPROM_SIZE | IN        | EEPROM size configuration |

The pull-up resistors for EEPROM\_CLK and EEPROM\_DATA are integrated into the ET1100. EEPROM\_CLK must not be held low externally, because the ET1100 will detect this as an error.

#### 8.2 Timing specifications

Table 82: SII EEPROM timing characteristics

| Parameter          | Typical                     |                             | Comment                                                                  |
|--------------------|-----------------------------|-----------------------------|--------------------------------------------------------------------------|
| Parameter          | 1 Kbit-16 Kbit              | 32 Kbit-4 Mbit              | Comment                                                                  |
| tcik               | ~ 6.7                       | 72 µs                       | EEPROM clock period (f <sub>Clk</sub> ≈ 150 kHz)                         |
| twrite             | ~ 250 us                    | ~ 310 µs                    | Write access time (without errors)                                       |
| t <sub>Read</sub>  | a) ~ 680 µs<br>b) ~ 1.16 ms | a) ~ 740 µs<br>b) ~ 1.22 ms | Read access time (without errors): a) 4 words b) configuration (8 Words) |
| t <sub>Delay</sub> | ~ 16                        | 8 ms                        | Time until configuration loading begins after Reset is gone              |

## 9 Electrical and Mechanical Specifications

#### 9.1 Absolute Maximum Conditions

**Table 83: Absolute Maximum Conditions** 

| Symbol               | Parameter                                    | Condition                                                                                                  | Min  | Max              | Units |
|----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------|------|------------------|-------|
| Vcc I/O-Vss          | Supply voltage for internal LDO              |                                                                                                            | -0.3 | 5.5              | V     |
| Icc vo               | Supply current                               | Internal LDO for Vcc core used a) Vcc vo=3.3V b) Vcc vo=5V                                                 |      | a) 170<br>b) 220 | mA    |
| I <sub>CC Core</sub> | Supply current                               | V <sub>CC Core</sub> sourced externally                                                                    |      | 150              | mA    |
| V <sub>ESC</sub>     | ESD protection                               | Human body model,<br>according to MIL-STD-883E-<br>3015.7 Class 1                                          | 2    |                  | kV    |
| IDC_ESD              | Permanent current into ESD protection diodes | Only in case of forward biased ESD diodes. Input voltage above V <sub>CCI/O</sub> or below V <sub>SS</sub> |      | 2                | mA    |

NOTE: Supply current does not include output driver current for PDIs and LEDs.

## 9.2 Operating Conditions

## 9.2.1 Power Supply

**Table 84: Power Supply** 

| Symbol       | Parameter                   | Condition | Min  | Тур | Max  | Units |
|--------------|-----------------------------|-----------|------|-----|------|-------|
| Vcc I/O      | I/O power supply            |           | 3.0  | 3.3 | 5.5  | V     |
| VCC Core     | Logic power supply          |           | 2.25 | 2.5 | 2.75 | V     |
| VCC PLL      | PLL power supply            |           | 2.25 | 2.5 | 2.75 | V     |
| VCC Core Ext | External logic power supply |           | 2.5  | 2.5 | 2.75 | V     |
| VCC PLL Ext  | External PLL power supply   |           | 2.5  | 2.5 | 2.75 | V     |

#### 9.2.2 Electrical Characteristics

**Table 85: DC Characteristics** 

| Symbol                  | Parameter                                                            | Condition                                                  | Min              | Тур              | Max              | Units |
|-------------------------|----------------------------------------------------------------------|------------------------------------------------------------|------------------|------------------|------------------|-------|
| VCC Core LDO            | Internal LDO output voltage Vcc Core/Vcc PLL                         |                                                            |                  | 2.4              |                  | V     |
| V <sub>Reset I/O</sub>  | Reset threshold for Vcc I/O                                          |                                                            |                  | 2.8              |                  | V     |
| V <sub>Reset Core</sub> | Reset threshold for Vcc Core                                         |                                                            |                  | 1.6              |                  | V     |
| $V_{IL}$                | Input Low voltage (not OSC_IN)                                       |                                                            |                  |                  | 0.7              | V     |
| VIH                     | Input High voltage (not OSC_IN)                                      | a) V <sub>CC I/O</sub> =3.3V<br>b) V <sub>CC I/O</sub> =5V | 2.0              |                  | a) 3.6<br>b) 5.5 | V     |
| VIT OSC_IN              | Input threshold voltage OSC_IN (no Schmitt trigger)                  | a) Vcc I/O=3.3V<br>b) Vcc I/O=5V                           | a) 1.4<br>b) 2.2 | a) 1.6<br>b) 2.5 | a) 1.8<br>b) 2.8 | V     |
| $V_{OL}$                | Output Low voltage                                                   |                                                            |                  |                  | 0.4              | V     |
| $V_{OH}$                | Output High voltage                                                  |                                                            | 2.4              |                  |                  | V     |
| $V_{\text{OD}}$         | LVDS differential output voltage                                     |                                                            | 245              | 350              | 455              | mV    |
| $\Delta V_{\text{OD}}$  | Change in V <sub>OD</sub> between 1 and 0                            | B 100 O                                                    |                  |                  | ±50              | mV    |
| V <sub>OC</sub>         | LVDS common mode output voltage                                      | R <sub>L</sub> =100 Ω<br>R <sub>BIAS</sub> =11 kΩ          | 1.125            | 1.25             | 1.375            | V     |
| $\Delta V_{OC}$         | Change in V <sub>OC</sub> between 1 and 0                            |                                                            |                  |                  | ±50              | mV    |
| $V_{\text{ID}}$         | LVDS differential input voltage                                      |                                                            | 100              |                  |                  | mV    |
| $V_{\text{IC}}$         | LVDS input voltage range                                             |                                                            | 0                |                  | 2.4              | V     |
| I <sub>OH</sub>         | Output High current                                                  |                                                            |                  |                  | 4                | mA    |
| I <sub>OL</sub>         | Output Low current                                                   |                                                            |                  |                  | -3               | mA    |
| I <sub>IL</sub>         | Input leakage current (without internal pull-up/pull-down resistors) |                                                            |                  |                  | ±10              | μΑ    |
| loL                     | Output leakage current (tristate, without internal PU/PD)            |                                                            |                  |                  | ±10              | μΑ    |
| R <sub>PU</sub>         | Internal pull-up resistor                                            |                                                            | 1.6              | 3.3              | 7                | kΩ    |
| $R_{WPU}$               | Weak internal pull-up resistor                                       | a) Vcc I/o=3.3V<br>b) Vcc I/o=5V                           | a) 75<br>b) 50   | a) 110<br>b) 70  | a) 190<br>b) 120 | kΩ    |
| R <sub>WPD</sub>        | Weak internal pull-down resistor                                     | a) Vcc I/o=3.3V<br>b) Vcc I/o=5V                           | a) 60<br>b) 40   | a) 95<br>b) 60   | a) 180<br>b) 110 | kΩ    |
| R <sub>LI+</sub>        | Internal LVDS input pull-down resistor at EBUS_RX+ pins              |                                                            | 15               | 27               | 45               | kΩ    |
| R <sub>LI</sub> -       | Internal LVDS input pull-up resistor at EBUS_RX- pins                |                                                            | 15               | 27               | 45               | kΩ    |
| R <sub>BIAS</sub>       | External LVDS BIAS resistor                                          |                                                            |                  | 11               |                  | kΩ    |
| RL                      | LVDS RX load resistor                                                |                                                            |                  | 100              |                  | Ω     |
| Cosc                    | OSC_IN/OSC_OUT pin capacitance                                       |                                                            |                  | 1.2              |                  | pF    |
|                         |                                                                      |                                                            |                  |                  |                  |       |

NOTE:  $R_{WPU}/R_{WPD}$  cannot be used externally, their full effectiveness appears only inside the ET1100 (realized as transistors).

NOTE: Input and output characteristics without special indication apply to all non-LVDS I/O signals.

Table 86: DC Characteristics (Supply Current - Internal LDO used)

| Symbol                   | Parameter                                                                                                                                                                         | Condition                                       | Тур                                                 | Units |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------|-------|
| Ice vo                   | Supply current examples: a) 2xMII, 1xFMMU, DC off b) 2xMII, 1xFMMU, DC S+L c) 4xMII, 8xFMMU, DC S+L d) 2xEBUS, 1xFMMU, DC off e) 2xEBUS, 1xFMMU, DC S+L f) 4xEBUS, 8xFMMU, DC S+L | V <sub>CC I/O</sub> =3.3V,<br>Internal LDO used | a) 49<br>b) 63<br>c) 81<br>d) 83<br>e) 98<br>f) 149 | mA    |
| Icc I/O                  | Supply current examples: a) 2xEBUS, 1xFMMU, DC off b) 2xEBUS, 1xFMMU, DC S+L c) 4xEBUS, 8xFMMU, DC S+L                                                                            | Vcc //o=5V,<br>Internal LDO used                | a) 102<br>b) 117<br>c) 177                          | mA    |
| I <sub>CC I/O Base</sub> | Supply current calculation base                                                                                                                                                   |                                                 | 32                                                  | mA    |
| ICC EBUS                 | Supply current add-on to Icc I/O Base per EBUS port                                                                                                                               | se                                              | 24                                                  | mA    |
| Ісс міі                  | Supply current add-on to I <sub>CC I/O Base</sub> per MII port                                                                                                                    |                                                 | 7                                                   | mA    |
| ICC DC Cyclic            | Supply current add-on to Icc I/O Base if DC Latch or Sync enabled                                                                                                                 |                                                 | 5                                                   | mA    |
| ICC DC Latch             | Supply current add-on to I <sub>CC I/O Base</sub> if DC Latch unit enabled                                                                                                        | V <sub>CC I/O</sub> =3.3V,                      | 4                                                   | mA    |
| ICC DC Sync              | Supply current add-on to Icc I/O Base if DC Sync unit enabled                                                                                                                     | Internal LDO used                               | 6                                                   | mA    |
| Ісс ғмми                 | Supply current add-on to Icc I/O Base per FMMU                                                                                                                                    |                                                 | 0.5                                                 | mA    |
| ICC Digital              | Supply current add-on to I <sub>CC I/O Base</sub> if Digital I/O PDI is selected                                                                                                  |                                                 | 2                                                   | mA    |
| ICC SPI                  | Supply current add-on to Icc I/O Base if SPI PDI is selected                                                                                                                      |                                                 | 5                                                   | mA    |
| Icc_uc                   | Supply current add-on to Icc I/O Base if µController PDI is selected                                                                                                              |                                                 | 5                                                   | mA    |

NOTE: Supply current does not include output driver current for PDIs and LEDs.

Table 87: DC Characteristics (Supply Current – VCC Core sourced external)

| Symbol              | Parameter                                                                                                                                                                                       | Condition                                                | Тур                                                 | Units |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------|-------|
| ICC Core            | Supply current examples (Digital I/O): a) 2xMII, 1xFMMU, DC off b) 2xMII, 1xFMMU, DC S+L c) 4xMII, 8xFMMU, DC S+L d) 2xEBUS, 1xFMMU, DC off e) 2xEBUS, 1xFMMU, DC S+L f) 4xEBUS, 8xFMMU, DC S+L | V <sub>CC I/O</sub> =3.3V,<br>V <sub>CC Core</sub> =2.5V | a) 42<br>b) 58<br>c) 70<br>d) 63<br>e) 79<br>f) 117 | mA    |
| I <sub>CC I/O</sub> | Supply current examples (Digital I/O): a) 2xMII, 1xFMMU, DC off b) 2xMII, 1xFMMU, DC S+L c) 4xMII, 8xFMMU, DC S+L d) 2xEBUS, 1xFMMU, DC off e) 2xEBUS, 1xFMMU, DC S+L f) 4xEBUS, 8xFMMU, DC S+L | V <sub>CC I/O</sub> =3.3V,<br>V <sub>CC Core</sub> =2.5V | a) 14<br>b) 14<br>c) 14<br>d) 23<br>e) 23<br>f) 39  | mA    |

NOTE: Supply current does not include output driver current for PDIs and LEDs.

## 9.2.3 Timing Characteristics

**Table 88: Timing Characteristics** 

| Symbol                     | Parameter                                                                                      | Min | Тур                   | Max | Units |
|----------------------------|------------------------------------------------------------------------------------------------|-----|-----------------------|-----|-------|
| f <sub>CLK25</sub>         | Clock source (OSC_IN) with initial accuracy                                                    | 2   | 5 MHz ± 25 p          | pm  |       |
| tclk250UT1                 | CLK25OUT1 rising edge after OSC_IN rising edge                                                 |     | 5                     |     | ns    |
| tclk250UT2                 | CLK25OUT2 rising edge after OSC_IN rising edge                                                 |     | 7                     |     | ns    |
| $t_{TX\_delay}$            | TX_ENA/TX_D[3:0] edge (TX-Shift = 00) after rising edge of a) OSC_IN b) CLK25OUT1 c) CLK25OUT2 |     | a) 5<br>b) 0<br>c) 38 |     | ns    |
| tcpu_clk                   | CPU_CLK (25 MHz) rising edge after OSC_IN rising edge                                          |     | 5                     |     | ns    |
| t <sub>POR_Sample</sub>    | POR value sample time after power good                                                         |     | 84                    |     | ms    |
| t <sub>Driver_Enable</sub> | Output drivers enabled after POR values sampled (not PDI and not Sync/LatchSignals)            |     | 80                    |     | ns    |
| t <sub>Reset_In</sub>      | External reset input time                                                                      | 50  |                       |     | ns    |
| t <sub>Reset_Out</sub>     | ET1100 Reset output time                                                                       | 80  | 84                    |     | ms    |
| t <sub>Reset_Func</sub>    | ET1100 functional after RESET signal high (EEPROM not loaded, PDI not functional)              |     |                       | 50  | μs    |
| <b>t</b> Startup           | Startup time (PDI operational after power good, without SII loading error)                     |     |                       | 340 | ms    |

The timing characteristics of the PDIs, Distributed Clocks, EEPROM  $I^2C$  interface, and MII interface can be found in their respective chapters.



NOTE: External clock source (quartz oscillator) is assumed to be operational at Power-good time. Otherwise tpor\_sampe is delayed.

**Table 89: Forwarding Delays** 

| Symbol          | Parameter                                                                                                                                                                                                                                                                                                     | Min                                  | Average                              | Max                                  | Units |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|-------|
| toiff           | Average difference processing delay minus forwarding delay (without RX FIFO jitter) between any two ports a) at least one of the two ports is EBUS b) both ports are MII                                                                                                                                      |                                      | a) 20<br>b) 40                       |                                      | ns    |
| tee             | EBUS port to EBUS port delay (FIFO size 7): a) Through ECAT Processing Unit (processing), Low Jitter off b) Alongside ECAT Processing Unit (forwarding), Low Jitter off c) Through ECAT Processing Unit (processing), Low Jitter on d) Alongside ECAT Processing Unit (forwarding), Low Jitter on             | a) 140<br>b) 120<br>c) 150<br>d) 130 | a) 150<br>b) 130<br>c) 155<br>d) 135 | a) 160<br>b) 140<br>c) 160<br>d) 140 | ns    |
| tем             | EBUS port to MII port delay (FIFO size 7, TX Shift=00): a) Through ECAT Processing Unit (processing), Low Jitter off b) Alongside ECAT Processing Unit (forwarding), Low Jitter off                                                                                                                           | a) 145<br>b) 125                     | a) 170<br>b) 150                     | a) 195<br>b) 175                     | ns    |
| <b>t</b> ME     | MII port to EBUS port delay (FIFO size 7, TX Shift=00): a) Through ECAT Processing Unit (processing), Low Jitter off b) Alongside ECAT Processing Unit (forwarding), Low Jitter off c) Through ECAT Processing Unit (processing), Low Jitter on d) Alongside ECAT Processing Unit (forwarding), Low Jitter on | a) 255<br>b) 235<br>c) 265<br>d) 245 | a) 280<br>b) 260<br>c) 290<br>d) 270 | a) 305<br>b) 285<br>c) 315<br>d) 295 | ns    |
| t <sub>MM</sub> | MII port to MII port delay (FIFO size 7, TX Shift=00): a) Through ECAT Processing Unit (processing), Low Jitter off b) Alongside ECAT Processing Unit (forwarding), Low Jitter off                                                                                                                            | a) 280<br>b) 240                     | a) 305<br>b) 265                     | a) 335<br>b) 295                     | ns    |

NOTE: Average timings are used for Distributed Clocks calculations.

## 9.2.4 Thermal Characteristics

**Table 90: Thermal Characteristics** 

| Symbol             | Parameter                                    | Min | Тур           | Max | Units |
|--------------------|----------------------------------------------|-----|---------------|-----|-------|
| ϑA                 | Ambient temperature                          | -40 |               | 85  | °C    |
| <del>მ</del> J     | Junction temperature                         | -40 |               | 125 | °C    |
| ΘЈΑ                | Thermal resistance Theta junction to ambient |     | 40            |     | °C/W  |
| ΘJC                | Thermal resistance Theta junction to case    |     | 9.8           |     | °C/W  |
| ОЈВ                | Thermal resistance Theta junction to case    |     | 22.1-<br>23.7 |     | °C/W  |
| $\Psi_{\text{JT}}$ | Thermal resistance PSI junction to top       |     | 0.2           |     | °C/W  |
| $\Psi_{JB}$        | Thermal resistance PSI junction to bottom    |     | 20.2          |     | °C/W  |

Note: Modeling test board (PCB) JEDEC 2s2p

#### 9.3 Mechanical Specifications

#### 9.3.1 Package Information

A 10mm x 10mm TFBGA (Thin-profile Fine-pitch BGA) with 128 balls is used for the ET1100. The material of the balls is 95.5% Sn / 4% Ag / 0.5% Cu (SAC405).

The ET1100 is compliant to RoHS 2 (2011/65/EU) including amendment "COMMISSION DELEGATED DIRECTIVE (EU) 2015/863".



Figure 54: Package Outline

**Table 91: Package Dimensions** 

| Dimensional Ref. |      |      |      |  |
|------------------|------|------|------|--|
| REF.             | Min. | Nom  | Max. |  |
| Α                |      |      | 1.2  |  |
| Α1               | 0.2  |      |      |  |
| Α2               |      | 0.82 |      |  |
| D                |      | 10.0 |      |  |
| D1               |      | 8.8  |      |  |
| E                |      | 10.0 |      |  |
| E1               |      | 8.8  |      |  |
| Ь                |      | 0.3  |      |  |
| C                | 0.28 | 0.32 | 0.36 |  |
| е                |      | 0.8  |      |  |
| f                |      | 0.6  |      |  |
| m                |      | 12   |      |  |
| n                |      | 128  |      |  |

| Dimensional Tol. |      |  |
|------------------|------|--|
| ааа              | 0.15 |  |
| ЬЬЬ              | 0.10 |  |
| ddd              | 0.08 |  |
| eee              | 0.15 |  |
| fff              | 0.08 |  |

Notes

- 1. All dimensions in MM
- 2. 'e' represents the basic solder ball pitch
- 3. 'm' represents the basic solder ball matrix size. And 'n' is the number of attached solder balls
- 4. 'b' is measurable at the maximum solder ball diameter parallel the the primary datum –C–
- 5. Dimension 'aaa' is measured parallel to primary datum -C-
- 6. Primary datum -C- and the seating plane are defined by the spherical crowns of the solder balls
- 7. The package surface shall be matte finish charmilles 24 to 27
- 8. The over package thickness 'A' already considers collapse balls
- 9. Reference Jedec M0-205



Figure 55: TFBGA 128 Pin Layout

The chip label contains the date code (X=stepping, YY=year, WW=week, optional: LLL...= lot ID).



Figure 56: Chip Label

#### 9.3.2 Tape and Reel Information

The ET1100 is optionally available as tape on reel.



# Un-reeling in this direction

Figure 57: ET100 Tape Information

The reel is a combination of Advantek® LOKREEL® RD33008SW and RD33016SW:

Table 92: ET1100 Reel Information

| Dimension             | Value  |
|-----------------------|--------|
| Diameter              | 330 mm |
| Total width (8+16 mm) | 24 mm  |

#### 9.3.3 Moisture Sensitivity and Storage

The ET1100 is shipped in a sealed moisture barrier bag (dry-pack). There is a "caution" label on the dry-pack which contains all necessary information required for handling the devices. Refer to the JEDEC standards J-STD-020 and J-STD-033 for more details (<a href="https://www.jedec.org">https://www.jedec.org</a>).

The information on the dry-pack takes precedence over information in this chapter.

The moisture sensitivity level of the ET1100 is MSL 3. The maximum shelf-life of the ET1100 packed in a dry-pack is one year after bag seal date. If the ET1100 is stored longer than one year, drying (baking) is required before soldering.

Drying and re-packaging can have negative effects on solderability and conducting surfaces. To minimize issues, the following steps should be taken:

- Visual inspection of the ET1100 devices
- solderability tests with some samples of the ET1100
- final test of the product using the ET1100 with focus on the ET1100 connections

**Table 93: Absolute Maximum Storage Conditions** 

| Symbol    | Parameter           | Min | Max | Units |
|-----------|---------------------|-----|-----|-------|
| 9 Storage | Storage temperature | -65 | 150 | °C    |

## 9.4 Processing

#### 9.4.1 PCB Recommendations

PCB manufacturing technology is complex, please consult your PCB manufacturer and your PCB assembly house for advice. A few recommendations for many use cases are given here.

The pinout of the ET1100 is optimized for easy escape routing using 0.7mm/0.3mm vias inside the free center of the BGA, because the inner two ball rings are mainly used for power supply.

Non-solder mask defined pads (NSMD) with a conductive pad diameter of 300  $\mu$ m and an actual solder mask opening diameter of 400  $\mu$ m (after widening) are recommended. Thus, the solder ball covers the whole pad, resulting in a better connection.

Each pad (whether used or unused) should only be connected by a single trace, and the trace width should be small and identical for all pads, e.g. 125  $\mu$ m. This results in an equal soldering behavior of the balls.

PCBs without plating (copper) are not recommended, because of brittle solder joints.

#### 9.4.2 Soldering Profile

The following soldering profile is used to illustrate minimum and maximum values. For the actual soldering profile many factors have to be taken into consideration, e.g., solder paste characteristics, the PCB, plating, other components, materials, and process type.

Please consult your PCB assembly house for advice.



Figure 58: Soldering temperature and time

Table 94: Soldering temperature and time

| Symbol                     | Parameter                              | Value | Abs. Max. | Units |
|----------------------------|----------------------------------------|-------|-----------|-------|
| $g_{\scriptscriptstyle L}$ | Liquidus temperature                   | 218   |           | °C    |
| t∟                         | Time above $ \mathcal{G}_{ L}  (TAL) $ |       | 120       | S     |
| $g_{\scriptscriptstyle P}$ | Peak temperature                       |       | 260       | °C    |
| t <sub>P</sub>             | Time at $ \mathcal{G}_{ P} $           |       | 12        | S     |
| $N_R$                      | Number of reflow cycles                |       | 3         |       |

NOTE: Recommended reading: "First Principles of Solder Reflow" by John Vivari.

## 10 Ordering codes

The ordering codes for the ET1100 devices are composed like this:

ET1100-0000-NNNN

The code part NNNN identifies the size of the packing unit. Do not confuse the ordering codes with the stepping code ET1100-0000. You will always get the latest stepping while the ordering codes are unchanged.

## 11 Appendix

## 11.1 Support and Service

Beckhoff and our partners around the world offer comprehensive support and service, making available fast and competent assistance with all questions related to Beckhoff products and system solutions.

#### 11.1.1 Beckhoff's branch offices and representatives

Please contact your Beckhoff branch office or representative for local support and service on Beckhoff products!

The addresses of Beckhoff's branch offices and representatives round the world can be found on her internet pages: <a href="http://www.beckhoff.com">http://www.beckhoff.com</a>

You will also find further documentation for Beckhoff components there.

#### 11.2 Beckhoff Headquarters

Beckhoff Automation GmbH & Co. KG Huelshorstweg 20 33415 Verl Germany

Phone: +49 (0) 5246 963-0

Fax: +49 (0) 5246 963-198

E-mail: info@beckhoff.com

Web: www.beckhoff.com

#### **Beckhoff Support**

Support offers you comprehensive technical assistance, helping you not only with the application of individual Beckhoff products, but also with other, wide-ranging services:

- world-wide support
- design, programming and commissioning of complex automation systems
- and extensive training program for Beckhoff system components

Hotline: +49 (0) 5246 963-157
Fax: +49 (0) 5246 963-9157
E-mail: support@beckhoff.com

#### **Beckhoff Service**

The Beckhoff Service Center supports you in all matters of after-sales service:

- on-site service
- repair service
- spare parts service
- hotline service

Hotline: +49 (0) 5246 963-460 Fax: +49 (0) 5246 963-479 E-mail: service@beckhoff.com